blob: ee705277cb19436388f87f91371360abdbe92be4 [file] [log] [blame]
Damien Zammit43a1f782015-08-19 15:16:59 +10001/*
2 * This file is part of the coreboot project.
3 *
4 * Copyright (C) 2007-2009 coresystems GmbH
5 * Copyright (C) 2015 Damien Zammit <damien@zamaudio.com>
6 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License as published by
9 * the Free Software Foundation; version 2 of the License.
10 *
11 * This program is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14 * GNU General Public License for more details.
15 */
16
Arthur Heymans17ad4592018-08-06 15:35:28 +020017#include <cbmem.h>
Damien Zammit43a1f782015-08-19 15:16:59 +100018#include <console/console.h>
Kyösti Mälkkif1b58b72019-03-01 13:43:02 +020019#include <device/pci_ops.h>
Damien Zammit43a1f782015-08-19 15:16:59 +100020#include <stdint.h>
21#include <device/device.h>
22#include <device/pci.h>
Damien Zammit43a1f782015-08-19 15:16:59 +100023#include <stdlib.h>
Damien Zammit43a1f782015-08-19 15:16:59 +100024#include <cpu/cpu.h>
25#include <boot/tables.h>
26#include <arch/acpi.h>
Damien Zammit9fb08f52016-01-22 18:56:23 +110027#include <northbridge/intel/x4x/iomap.h>
Damien Zammit43a1f782015-08-19 15:16:59 +100028#include <northbridge/intel/x4x/chip.h>
29#include <northbridge/intel/x4x/x4x.h>
Kyösti Mälkkif091f4d2019-08-14 03:49:21 +030030#include <cpu/intel/smm_reloc.h>
Damien Zammit43a1f782015-08-19 15:16:59 +100031
Arthur Heymans4c4f56a2017-02-27 13:46:11 +010032static const int legacy_hole_base_k = 0xa0000 / 1024;
33
Elyes HAOUASfea02e12018-02-08 14:59:03 +010034static void mch_domain_read_resources(struct device *dev)
Damien Zammit43a1f782015-08-19 15:16:59 +100035{
Arthur Heymans4c65bfc2018-04-10 13:34:24 +020036 u8 index;
Damien Zammit43a1f782015-08-19 15:16:59 +100037 u64 tom, touud;
Arthur Heymans4c65bfc2018-04-10 13:34:24 +020038 u32 tomk, tolud, delta_cbmem;
Damien Zammit43a1f782015-08-19 15:16:59 +100039 u32 pcie_config_base, pcie_config_size;
40 u32 uma_sizek = 0;
41
Damien Zammit9fb08f52016-01-22 18:56:23 +110042 const u32 top32memk = 4 * (GiB / KiB);
43 index = 3;
44
Damien Zammit43a1f782015-08-19 15:16:59 +100045 pci_domain_read_resources(dev);
46
Kyösti Mälkkic70eed12018-05-22 02:18:00 +030047 struct device *mch = pcidev_on_root(0, 0);
Arthur Heymansc6e13b62018-06-26 21:06:38 +020048
Damien Zammit43a1f782015-08-19 15:16:59 +100049 /* Top of Upper Usable DRAM, including remap */
Arthur Heymansc6e13b62018-06-26 21:06:38 +020050 touud = pci_read_config16(mch, D0F0_TOUUD);
Damien Zammit43a1f782015-08-19 15:16:59 +100051 touud <<= 20;
52
53 /* Top of Lower Usable DRAM */
Arthur Heymansc6e13b62018-06-26 21:06:38 +020054 tolud = pci_read_config16(mch, D0F0_TOLUD) & 0xfff0;
Damien Zammit43a1f782015-08-19 15:16:59 +100055 tolud <<= 16;
56
57 /* Top of Memory - does not account for any UMA */
Arthur Heymansc6e13b62018-06-26 21:06:38 +020058 tom = pci_read_config16(mch, D0F0_TOM) & 0x01ff;
Damien Zammit43a1f782015-08-19 15:16:59 +100059 tom <<= 26;
60
61 printk(BIOS_DEBUG, "TOUUD 0x%llx TOLUD 0x%08x TOM 0x%llx\n",
62 touud, tolud, tom);
63
64 tomk = tolud >> 10;
65
66 /* Graphics memory comes next */
Arthur Heymans4c4f56a2017-02-27 13:46:11 +010067
Arthur Heymansc6e13b62018-06-26 21:06:38 +020068 const u16 ggc = pci_read_config16(mch, D0F0_GGC);
Damien Zammit43a1f782015-08-19 15:16:59 +100069 printk(BIOS_DEBUG, "IGD decoded, subtracting ");
70
71 /* Graphics memory */
72 const u32 gms_sizek = decode_igd_memory_size((ggc >> 4) & 0xf);
73 printk(BIOS_DEBUG, "%uM UMA", gms_sizek >> 10);
Arthur Heymans4c4f56a2017-02-27 13:46:11 +010074 tomk -= gms_sizek;
75 uma_sizek += gms_sizek;
Damien Zammit43a1f782015-08-19 15:16:59 +100076
77 /* GTT Graphics Stolen Memory Size (GGMS) */
78 const u32 gsm_sizek = decode_igd_gtt_size((ggc >> 8) & 0xf);
79 printk(BIOS_DEBUG, " and %uM GTT\n", gsm_sizek >> 10);
Arthur Heymans4c4f56a2017-02-27 13:46:11 +010080 tomk -= gsm_sizek;
81 uma_sizek += gsm_sizek;
Damien Zammit43a1f782015-08-19 15:16:59 +100082
Arthur Heymans4c4f56a2017-02-27 13:46:11 +010083 printk(BIOS_DEBUG, "TSEG decoded, subtracting ");
Arthur Heymans4c65bfc2018-04-10 13:34:24 +020084 const u32 tseg_sizek = decode_tseg_size(
85 pci_read_config8(dev, D0F0_ESMRAMC)) >> 10;
Arthur Heymans4c4f56a2017-02-27 13:46:11 +010086 uma_sizek += tseg_sizek;
87 tomk -= tseg_sizek;
Damien Zammit43a1f782015-08-19 15:16:59 +100088
Arthur Heymans4c4f56a2017-02-27 13:46:11 +010089 printk(BIOS_DEBUG, "%dM\n", tseg_sizek >> 10);
90
Arthur Heymans17ad4592018-08-06 15:35:28 +020091 /* cbmem_top can be shifted downwards due to alignment.
92 Mark the region between cbmem_top and tomk as unusable */
93 delta_cbmem = tomk - ((uint32_t)cbmem_top() >> 10);
94 tomk -= delta_cbmem;
95 uma_sizek += delta_cbmem;
96
97 printk(BIOS_DEBUG, "Unused RAM between cbmem_top and TOM: 0x%xK\n",
98 delta_cbmem);
99
Arthur Heymans4c4f56a2017-02-27 13:46:11 +0100100 printk(BIOS_INFO, "Available memory below 4GB: %uM\n", tomk >> 10);
Damien Zammit43a1f782015-08-19 15:16:59 +1000101
102 /* Report the memory regions */
Arthur Heymans4c4f56a2017-02-27 13:46:11 +0100103 ram_resource(dev, index++, 0, legacy_hole_base_k);
104 mmio_resource(dev, index++, legacy_hole_base_k,
105 (0xc0000 >> 10) - legacy_hole_base_k);
106 reserved_ram_resource(dev, index++, 0xc0000 >> 10,
107 (0x100000 - 0xc0000) >> 10);
108 ram_resource(dev, index++, 0x100000 >> 10, (tomk - (0x100000 >> 10)));
Damien Zammit43a1f782015-08-19 15:16:59 +1000109
110 /*
111 * If >= 4GB installed then memory from TOLUD to 4GB
112 * is remapped above TOM, TOUUD will account for both
113 */
114 touud >>= 10; /* Convert to KB */
Damien Zammit9fb08f52016-01-22 18:56:23 +1100115 if (touud > top32memk) {
116 ram_resource(dev, index++, top32memk, touud - top32memk);
Damien Zammit43a1f782015-08-19 15:16:59 +1000117 printk(BIOS_INFO, "Available memory above 4GB: %lluM\n",
Damien Zammit9fb08f52016-01-22 18:56:23 +1100118 (touud - top32memk) >> 10);
Damien Zammit43a1f782015-08-19 15:16:59 +1000119 }
120
121 printk(BIOS_DEBUG, "Adding UMA memory area base=0x%08x "
Arthur Heymans4c4f56a2017-02-27 13:46:11 +0100122 "size=0x%08x\n", tomk << 10, uma_sizek << 10);
123 uma_resource(dev, index++, tomk, uma_sizek);
Damien Zammit43a1f782015-08-19 15:16:59 +1000124
Damien Zammit9fb08f52016-01-22 18:56:23 +1100125 /* Reserve high memory where the NB BARs are up to 4GiB */
126 fixed_mem_resource(dev, index++, DEFAULT_HECIBAR >> 10,
127 top32memk - (DEFAULT_HECIBAR >> 10),
128 IORESOURCE_RESERVE);
Damien Zammit43a1f782015-08-19 15:16:59 +1000129
130 if (decode_pciebar(&pcie_config_base, &pcie_config_size)) {
131 printk(BIOS_DEBUG, "Adding PCIe config bar base=0x%08x "
132 "size=0x%x\n", pcie_config_base, pcie_config_size);
Damien Zammit9fb08f52016-01-22 18:56:23 +1100133 fixed_mem_resource(dev, index++, pcie_config_base >> 10,
Damien Zammit43a1f782015-08-19 15:16:59 +1000134 pcie_config_size >> 10, IORESOURCE_RESERVE);
135 }
136}
137
Elyes HAOUASfea02e12018-02-08 14:59:03 +0100138static void mch_domain_set_resources(struct device *dev)
Damien Zammit43a1f782015-08-19 15:16:59 +1000139{
Damien Zammit9fb08f52016-01-22 18:56:23 +1100140 struct resource *res;
Damien Zammit43a1f782015-08-19 15:16:59 +1000141
Damien Zammit9fb08f52016-01-22 18:56:23 +1100142 for (res = dev->resource_list; res; res = res->next)
143 report_resource_stored(dev, res, "");
Damien Zammit43a1f782015-08-19 15:16:59 +1000144
145 assign_resources(dev->link_list);
146}
147
Elyes HAOUASfea02e12018-02-08 14:59:03 +0100148static void mch_domain_init(struct device *dev)
Damien Zammit43a1f782015-08-19 15:16:59 +1000149{
150 u32 reg32;
151
152 /* Enable SERR */
153 reg32 = pci_read_config32(dev, PCI_COMMAND);
154 reg32 |= PCI_COMMAND_SERR;
155 pci_write_config32(dev, PCI_COMMAND, reg32);
156}
157
Arthur Heymansa8a9f342017-12-24 08:11:13 +0100158static const char *northbridge_acpi_name(const struct device *dev)
159{
160 if (dev->path.type == DEVICE_PATH_DOMAIN)
161 return "PCI0";
162
163 if (dev->path.type != DEVICE_PATH_PCI || dev->bus->secondary != 0)
164 return NULL;
165
166 switch (dev->path.pci.devfn) {
167 case PCI_DEVFN(0, 0):
168 return "MCHC";
169 }
170
171 return NULL;
172}
173
Arthur Heymans4c65bfc2018-04-10 13:34:24 +0200174void northbridge_write_smram(u8 smram)
175{
Kyösti Mälkkic70eed12018-05-22 02:18:00 +0300176 struct device *dev = pcidev_on_root(0, 0);
Arthur Heymans4c65bfc2018-04-10 13:34:24 +0200177
178 if (dev == NULL)
179 die("could not find pci 00:00.0!\n");
180
181 pci_write_config8(dev, D0F0_SMRAM, smram);
182}
183
Damien Zammit43a1f782015-08-19 15:16:59 +1000184static struct device_operations pci_domain_ops = {
185 .read_resources = mch_domain_read_resources,
186 .set_resources = mch_domain_set_resources,
Damien Zammit43a1f782015-08-19 15:16:59 +1000187 .init = mch_domain_init,
188 .scan_bus = pci_domain_scan_bus,
Damien Zammit43a1f782015-08-19 15:16:59 +1000189 .write_acpi_tables = northbridge_write_acpi_tables,
190 .acpi_fill_ssdt_generator = generate_cpu_entries,
Arthur Heymansa8a9f342017-12-24 08:11:13 +0100191 .acpi_name = northbridge_acpi_name,
Damien Zammit43a1f782015-08-19 15:16:59 +1000192};
193
Damien Zammit43a1f782015-08-19 15:16:59 +1000194static struct device_operations cpu_bus_ops = {
195 .read_resources = DEVICE_NOOP,
196 .set_resources = DEVICE_NOOP,
197 .enable_resources = DEVICE_NOOP,
Kyösti Mälkkib3267e02019-08-13 16:44:04 +0300198 .init = mp_cpu_bus_init,
Damien Zammit43a1f782015-08-19 15:16:59 +1000199};
200
Elyes HAOUASfea02e12018-02-08 14:59:03 +0100201static void enable_dev(struct device *dev)
Damien Zammit43a1f782015-08-19 15:16:59 +1000202{
203 /* Set the operations if it is a special bus type */
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100204 if (dev->path.type == DEVICE_PATH_DOMAIN)
Damien Zammit43a1f782015-08-19 15:16:59 +1000205 dev->ops = &pci_domain_ops;
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100206 else if (dev->path.type == DEVICE_PATH_CPU_CLUSTER)
Damien Zammit43a1f782015-08-19 15:16:59 +1000207 dev->ops = &cpu_bus_ops;
Damien Zammit43a1f782015-08-19 15:16:59 +1000208}
209
210static void x4x_init(void *const chip_info)
211{
212 int dev, fn, bit_base;
213
Kyösti Mälkki98a91742018-05-21 21:29:16 +0300214 struct device *const d0f0 = pcidev_on_root(0x0, 0);
Damien Zammit43a1f782015-08-19 15:16:59 +1000215
216 /* Hide internal functions based on devicetree info. */
Arthur Heymans293445a2017-02-27 21:45:07 +0100217 for (dev = 6; dev > 0; --dev) {
Damien Zammit43a1f782015-08-19 15:16:59 +1000218 switch (dev) {
Arthur Heymans293445a2017-02-27 21:45:07 +0100219 case 6: /* PEG1: only on P45 */
220 fn = 0;
221 bit_base = 13;
222 break;
Damien Zammit43a1f782015-08-19 15:16:59 +1000223 case 3: /* ME */
224 fn = 3;
225 bit_base = 6;
226 break;
227 case 2: /* IGD */
228 fn = 1;
229 bit_base = 3;
230 break;
Arthur Heymans293445a2017-02-27 21:45:07 +0100231 case 1: /* PEG0 */
Damien Zammit43a1f782015-08-19 15:16:59 +1000232 fn = 0;
233 bit_base = 1;
234 break;
Arthur Heymans293445a2017-02-27 21:45:07 +0100235 case 4: /* Nothing to do */
236 case 5:
237 continue;
Damien Zammit43a1f782015-08-19 15:16:59 +1000238 }
239 for (; fn >= 0; --fn) {
240 const struct device *const d =
Kyösti Mälkkic70eed12018-05-22 02:18:00 +0300241 pcidev_on_root(dev, fn);
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100242 if (!d || d->enabled)
243 continue;
Damien Zammit43a1f782015-08-19 15:16:59 +1000244 const u32 deven = pci_read_config32(d0f0, D0F0_DEVEN);
245 pci_write_config32(d0f0, D0F0_DEVEN,
246 deven & ~(1 << (bit_base + fn)));
247 }
248 }
249
250 const u32 deven = pci_read_config32(d0f0, D0F0_DEVEN);
251 if (!(deven & (0xf << 6)))
252 pci_write_config32(d0f0, D0F0_DEVEN, deven & ~(1 << 14));
253}
254
255struct chip_operations northbridge_intel_x4x_ops = {
256 CHIP_NAME("Intel 4-Series Northbridge")
257 .enable_dev = enable_dev,
258 .init = x4x_init,
259};