blob: 0fcc297639e49158bd35a7037bd8ec6218f420bb [file] [log] [blame]
Damien Zammit43a1f782015-08-19 15:16:59 +10001/*
2 * This file is part of the coreboot project.
3 *
4 * Copyright (C) 2007-2009 coresystems GmbH
5 * Copyright (C) 2015 Damien Zammit <damien@zamaudio.com>
6 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License as published by
9 * the Free Software Foundation; version 2 of the License.
10 *
11 * This program is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14 * GNU General Public License for more details.
15 */
16
17#include <console/console.h>
18#include <arch/io.h>
19#include <stdint.h>
20#include <device/device.h>
21#include <device/pci.h>
22#include <device/pci_ids.h>
Damien Zammit43a1f782015-08-19 15:16:59 +100023#include <stdlib.h>
24#include <string.h>
25#include <cpu/cpu.h>
26#include <boot/tables.h>
27#include <arch/acpi.h>
Damien Zammit9fb08f52016-01-22 18:56:23 +110028#include <northbridge/intel/x4x/iomap.h>
Damien Zammit43a1f782015-08-19 15:16:59 +100029#include <northbridge/intel/x4x/chip.h>
30#include <northbridge/intel/x4x/x4x.h>
Damien Zammit43a1f782015-08-19 15:16:59 +100031
Arthur Heymans4c4f56a2017-02-27 13:46:11 +010032static const int legacy_hole_base_k = 0xa0000 / 1024;
33
Elyes HAOUASfea02e12018-02-08 14:59:03 +010034static void mch_domain_read_resources(struct device *dev)
Damien Zammit43a1f782015-08-19 15:16:59 +100035{
Arthur Heymans4c4f56a2017-02-27 13:46:11 +010036 u8 index, reg8;
Damien Zammit43a1f782015-08-19 15:16:59 +100037 u64 tom, touud;
Arthur Heymans4c4f56a2017-02-27 13:46:11 +010038 u32 tomk, tseg_sizek = 0, tolud;
Damien Zammit43a1f782015-08-19 15:16:59 +100039 u32 pcie_config_base, pcie_config_size;
40 u32 uma_sizek = 0;
41
Damien Zammit9fb08f52016-01-22 18:56:23 +110042 const u32 top32memk = 4 * (GiB / KiB);
43 index = 3;
44
Damien Zammit43a1f782015-08-19 15:16:59 +100045 pci_domain_read_resources(dev);
46
47 /* Top of Upper Usable DRAM, including remap */
48 touud = pci_read_config16(dev, D0F0_TOUUD);
49 touud <<= 20;
50
51 /* Top of Lower Usable DRAM */
52 tolud = pci_read_config16(dev, D0F0_TOLUD) & 0xfff0;
53 tolud <<= 16;
54
55 /* Top of Memory - does not account for any UMA */
56 tom = pci_read_config16(dev, D0F0_TOM) & 0x01ff;
57 tom <<= 26;
58
59 printk(BIOS_DEBUG, "TOUUD 0x%llx TOLUD 0x%08x TOM 0x%llx\n",
60 touud, tolud, tom);
61
62 tomk = tolud >> 10;
63
64 /* Graphics memory comes next */
Arthur Heymans4c4f56a2017-02-27 13:46:11 +010065
Damien Zammit43a1f782015-08-19 15:16:59 +100066 const u16 ggc = pci_read_config16(dev, D0F0_GGC);
67 printk(BIOS_DEBUG, "IGD decoded, subtracting ");
68
69 /* Graphics memory */
70 const u32 gms_sizek = decode_igd_memory_size((ggc >> 4) & 0xf);
71 printk(BIOS_DEBUG, "%uM UMA", gms_sizek >> 10);
Arthur Heymans4c4f56a2017-02-27 13:46:11 +010072 tomk -= gms_sizek;
73 uma_sizek += gms_sizek;
Damien Zammit43a1f782015-08-19 15:16:59 +100074
75 /* GTT Graphics Stolen Memory Size (GGMS) */
76 const u32 gsm_sizek = decode_igd_gtt_size((ggc >> 8) & 0xf);
77 printk(BIOS_DEBUG, " and %uM GTT\n", gsm_sizek >> 10);
Arthur Heymans4c4f56a2017-02-27 13:46:11 +010078 tomk -= gsm_sizek;
79 uma_sizek += gsm_sizek;
Damien Zammit43a1f782015-08-19 15:16:59 +100080
Arthur Heymans4c4f56a2017-02-27 13:46:11 +010081 printk(BIOS_DEBUG, "TSEG decoded, subtracting ");
82 reg8 = pci_read_config8(dev, D0F0_ESMRAMC);
83 reg8 >>= 1;
84 reg8 &= 3;
85 switch (reg8) {
86 case 0:
87 tseg_sizek = 1024;
88 break; /* TSEG = 1M */
89 case 1:
90 tseg_sizek = 2048;
91 break; /* TSEG = 2M */
92 case 2:
93 tseg_sizek = 8192;
94 break; /* TSEG = 8M */
95 }
96 uma_sizek += tseg_sizek;
97 tomk -= tseg_sizek;
Damien Zammit43a1f782015-08-19 15:16:59 +100098
Arthur Heymans4c4f56a2017-02-27 13:46:11 +010099 printk(BIOS_DEBUG, "%dM\n", tseg_sizek >> 10);
100
101 printk(BIOS_INFO, "Available memory below 4GB: %uM\n", tomk >> 10);
Damien Zammit43a1f782015-08-19 15:16:59 +1000102
103 /* Report the memory regions */
Arthur Heymans4c4f56a2017-02-27 13:46:11 +0100104 ram_resource(dev, index++, 0, legacy_hole_base_k);
105 mmio_resource(dev, index++, legacy_hole_base_k,
106 (0xc0000 >> 10) - legacy_hole_base_k);
107 reserved_ram_resource(dev, index++, 0xc0000 >> 10,
108 (0x100000 - 0xc0000) >> 10);
109 ram_resource(dev, index++, 0x100000 >> 10, (tomk - (0x100000 >> 10)));
Damien Zammit43a1f782015-08-19 15:16:59 +1000110
111 /*
112 * If >= 4GB installed then memory from TOLUD to 4GB
113 * is remapped above TOM, TOUUD will account for both
114 */
115 touud >>= 10; /* Convert to KB */
Damien Zammit9fb08f52016-01-22 18:56:23 +1100116 if (touud > top32memk) {
117 ram_resource(dev, index++, top32memk, touud - top32memk);
Damien Zammit43a1f782015-08-19 15:16:59 +1000118 printk(BIOS_INFO, "Available memory above 4GB: %lluM\n",
Damien Zammit9fb08f52016-01-22 18:56:23 +1100119 (touud - top32memk) >> 10);
Damien Zammit43a1f782015-08-19 15:16:59 +1000120 }
121
122 printk(BIOS_DEBUG, "Adding UMA memory area base=0x%08x "
Arthur Heymans4c4f56a2017-02-27 13:46:11 +0100123 "size=0x%08x\n", tomk << 10, uma_sizek << 10);
124 uma_resource(dev, index++, tomk, uma_sizek);
Damien Zammit43a1f782015-08-19 15:16:59 +1000125
Damien Zammit9fb08f52016-01-22 18:56:23 +1100126 /* Reserve high memory where the NB BARs are up to 4GiB */
127 fixed_mem_resource(dev, index++, DEFAULT_HECIBAR >> 10,
128 top32memk - (DEFAULT_HECIBAR >> 10),
129 IORESOURCE_RESERVE);
Damien Zammit43a1f782015-08-19 15:16:59 +1000130
131 if (decode_pciebar(&pcie_config_base, &pcie_config_size)) {
132 printk(BIOS_DEBUG, "Adding PCIe config bar base=0x%08x "
133 "size=0x%x\n", pcie_config_base, pcie_config_size);
Damien Zammit9fb08f52016-01-22 18:56:23 +1100134 fixed_mem_resource(dev, index++, pcie_config_base >> 10,
Damien Zammit43a1f782015-08-19 15:16:59 +1000135 pcie_config_size >> 10, IORESOURCE_RESERVE);
136 }
137}
138
Elyes HAOUASfea02e12018-02-08 14:59:03 +0100139static void mch_domain_set_resources(struct device *dev)
Damien Zammit43a1f782015-08-19 15:16:59 +1000140{
Damien Zammit9fb08f52016-01-22 18:56:23 +1100141 struct resource *res;
Damien Zammit43a1f782015-08-19 15:16:59 +1000142
Damien Zammit9fb08f52016-01-22 18:56:23 +1100143 for (res = dev->resource_list; res; res = res->next)
144 report_resource_stored(dev, res, "");
Damien Zammit43a1f782015-08-19 15:16:59 +1000145
146 assign_resources(dev->link_list);
147}
148
Elyes HAOUASfea02e12018-02-08 14:59:03 +0100149static void mch_domain_init(struct device *dev)
Damien Zammit43a1f782015-08-19 15:16:59 +1000150{
151 u32 reg32;
152
153 /* Enable SERR */
154 reg32 = pci_read_config32(dev, PCI_COMMAND);
155 reg32 |= PCI_COMMAND_SERR;
156 pci_write_config32(dev, PCI_COMMAND, reg32);
157}
158
Arthur Heymansa8a9f342017-12-24 08:11:13 +0100159static const char *northbridge_acpi_name(const struct device *dev)
160{
161 if (dev->path.type == DEVICE_PATH_DOMAIN)
162 return "PCI0";
163
164 if (dev->path.type != DEVICE_PATH_PCI || dev->bus->secondary != 0)
165 return NULL;
166
167 switch (dev->path.pci.devfn) {
168 case PCI_DEVFN(0, 0):
169 return "MCHC";
170 }
171
172 return NULL;
173}
174
Damien Zammit43a1f782015-08-19 15:16:59 +1000175static struct device_operations pci_domain_ops = {
176 .read_resources = mch_domain_read_resources,
177 .set_resources = mch_domain_set_resources,
Damien Zammit43a1f782015-08-19 15:16:59 +1000178 .init = mch_domain_init,
179 .scan_bus = pci_domain_scan_bus,
Damien Zammit43a1f782015-08-19 15:16:59 +1000180 .write_acpi_tables = northbridge_write_acpi_tables,
181 .acpi_fill_ssdt_generator = generate_cpu_entries,
Arthur Heymansa8a9f342017-12-24 08:11:13 +0100182 .acpi_name = northbridge_acpi_name,
Damien Zammit43a1f782015-08-19 15:16:59 +1000183};
184
185
Elyes HAOUASfea02e12018-02-08 14:59:03 +0100186static void cpu_bus_init(struct device *dev)
Damien Zammit43a1f782015-08-19 15:16:59 +1000187{
188 initialize_cpus(dev->link_list);
189}
190
191static struct device_operations cpu_bus_ops = {
192 .read_resources = DEVICE_NOOP,
193 .set_resources = DEVICE_NOOP,
194 .enable_resources = DEVICE_NOOP,
195 .init = cpu_bus_init,
Damien Zammit43a1f782015-08-19 15:16:59 +1000196};
197
198
Elyes HAOUASfea02e12018-02-08 14:59:03 +0100199static void enable_dev(struct device *dev)
Damien Zammit43a1f782015-08-19 15:16:59 +1000200{
201 /* Set the operations if it is a special bus type */
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100202 if (dev->path.type == DEVICE_PATH_DOMAIN)
Damien Zammit43a1f782015-08-19 15:16:59 +1000203 dev->ops = &pci_domain_ops;
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100204 else if (dev->path.type == DEVICE_PATH_CPU_CLUSTER)
Damien Zammit43a1f782015-08-19 15:16:59 +1000205 dev->ops = &cpu_bus_ops;
Damien Zammit43a1f782015-08-19 15:16:59 +1000206}
207
208static void x4x_init(void *const chip_info)
209{
210 int dev, fn, bit_base;
211
212 struct device *const d0f0 = dev_find_slot(0, 0);
213
214 /* Hide internal functions based on devicetree info. */
Arthur Heymans293445a2017-02-27 21:45:07 +0100215 for (dev = 6; dev > 0; --dev) {
Damien Zammit43a1f782015-08-19 15:16:59 +1000216 switch (dev) {
Arthur Heymans293445a2017-02-27 21:45:07 +0100217 case 6: /* PEG1: only on P45 */
218 fn = 0;
219 bit_base = 13;
220 break;
Damien Zammit43a1f782015-08-19 15:16:59 +1000221 case 3: /* ME */
222 fn = 3;
223 bit_base = 6;
224 break;
225 case 2: /* IGD */
226 fn = 1;
227 bit_base = 3;
228 break;
Arthur Heymans293445a2017-02-27 21:45:07 +0100229 case 1: /* PEG0 */
Damien Zammit43a1f782015-08-19 15:16:59 +1000230 fn = 0;
231 bit_base = 1;
232 break;
Arthur Heymans293445a2017-02-27 21:45:07 +0100233 case 4: /* Nothing to do */
234 case 5:
235 continue;
Damien Zammit43a1f782015-08-19 15:16:59 +1000236 }
237 for (; fn >= 0; --fn) {
238 const struct device *const d =
239 dev_find_slot(0, PCI_DEVFN(dev, fn));
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100240 if (!d || d->enabled)
241 continue;
Damien Zammit43a1f782015-08-19 15:16:59 +1000242 const u32 deven = pci_read_config32(d0f0, D0F0_DEVEN);
243 pci_write_config32(d0f0, D0F0_DEVEN,
244 deven & ~(1 << (bit_base + fn)));
245 }
246 }
247
248 const u32 deven = pci_read_config32(d0f0, D0F0_DEVEN);
249 if (!(deven & (0xf << 6)))
250 pci_write_config32(d0f0, D0F0_DEVEN, deven & ~(1 << 14));
251}
252
253struct chip_operations northbridge_intel_x4x_ops = {
254 CHIP_NAME("Intel 4-Series Northbridge")
255 .enable_dev = enable_dev,
256 .init = x4x_init,
257};