blob: 68410b03e74b86d995148f6309b4ce7d956b5199 [file] [log] [blame]
Angel Pons585495e2020-04-03 01:21:38 +02001/* SPDX-License-Identifier: GPL-2.0-only */
Martin Rothb28f4662018-05-26 17:58:47 -06002
Stefan Reinauere2b53e12004-06-28 11:59:45 +00003#include <console/console.h>
Gerd Hoffmannaa588e02013-05-31 09:26:55 +02004#include <cpu/cpu.h>
Patrick Georgic8feedd2012-02-16 18:43:25 +01005#include <cpu/x86/lapic_def.h>
Arthur Heymansa75a2fa2020-12-01 15:20:10 +01006#include <cpu/x86/mp.h>
Stefan Reinauere2b53e12004-06-28 11:59:45 +00007#include <arch/io.h>
Elyes HAOUASed69de32019-12-19 17:36:53 +01008#include <device/pci_def.h>
Kyösti Mälkkif1b58b72019-03-01 13:43:02 +02009#include <device/pci_ops.h>
Uwe Hermann74d1a6e2010-10-12 17:34:08 +000010#include <arch/ioapic.h>
Stefan Reinauere2b53e12004-06-28 11:59:45 +000011#include <stdint.h>
Stefan Reinauere2b53e12004-06-28 11:59:45 +000012#include <device/device.h>
Stefan Reinauere2b53e12004-06-28 11:59:45 +000013#include <stdlib.h>
14#include <string.h>
Sven Schnelle164bcfd2011-08-14 20:56:34 +020015#include <smbios.h>
Patrick Rudolph69d5ef92018-11-11 12:43:48 +010016#include "memory.h"
Myles Watson0520d552009-05-11 22:44:14 +000017
Gerd Hoffmannaa588e02013-05-31 09:26:55 +020018#include "fw_cfg.h"
Gerd Hoffmannbaa78202013-11-06 14:36:17 +010019#include "fw_cfg_if.h"
Gerd Hoffmannaa588e02013-05-31 09:26:55 +020020
Vladimir Serbinenko41877d82014-09-01 22:18:01 +020021#include "acpi.h"
Sven Schnelle164bcfd2011-08-14 20:56:34 +020022
Gerd Hoffmann05d3f492013-08-06 10:48:41 +020023static void qemu_reserve_ports(struct device *dev, unsigned int idx,
24 unsigned int base, unsigned int size,
25 const char *name)
26{
27 unsigned int end = base + size -1;
28 struct resource *res;
29
30 printk(BIOS_DEBUG, "QEMU: reserve ioports 0x%04x-0x%04x [%s]\n",
31 base, end, name);
32 res = new_resource(dev, idx);
33 res->base = base;
34 res->size = size;
35 res->limit = 0xffff;
36 res->flags = IORESOURCE_IO | IORESOURCE_FIXED | IORESOURCE_STORED |
37 IORESOURCE_ASSIGNED;
38}
39
Kyösti Mälkkiccb95022018-05-22 00:16:23 +030040static void cpu_pci_domain_set_resources(struct device *dev)
Eric Biederman6e53f502004-10-27 08:53:57 +000041{
Myles Watson894a3472010-06-09 22:41:35 +000042 assign_resources(dev->link_list);
Eric Biederman6e53f502004-10-27 08:53:57 +000043}
Stefan Reinauere2b53e12004-06-28 11:59:45 +000044
Myles Watson29cc9ed2009-07-02 18:56:24 +000045static void cpu_pci_domain_read_resources(struct device *dev)
Eric Biederman6e53f502004-10-27 08:53:57 +000046{
Kyösti Mälkki98a91742018-05-21 21:29:16 +030047 u16 nbid = pci_read_config16(pcidev_on_root(0x0, 0), PCI_DEVICE_ID);
Gerd Hoffmanna4e70572013-08-09 10:02:22 +020048 int i440fx = (nbid == 0x1237);
Gerd Hoffmannad690f22013-09-17 10:35:43 +020049 int q35 = (nbid == 0x29c0);
Myles Watson29cc9ed2009-07-02 18:56:24 +000050 struct resource *res;
Gerd Hoffmann9839a382013-06-17 12:26:17 +020051 unsigned long tomk = 0, high;
Gerd Hoffmann44b11f22013-06-17 13:30:50 +020052 int idx = 10;
Thomas Heijligenbcd84fe2019-01-10 16:53:34 +010053 FWCfgFile f;
Myles Watson29cc9ed2009-07-02 18:56:24 +000054
55 pci_domain_read_resources(dev);
56
Thomas Heijligenbcd84fe2019-01-10 16:53:34 +010057 if (!fw_cfg_check_file(&f, "etc/e820") && f.size > 0) {
Gerd Hoffmannbaa78202013-11-06 14:36:17 +010058 /* supported by qemu 1.7+ */
Thomas Heijligenbcd84fe2019-01-10 16:53:34 +010059 FwCfgE820Entry *list = malloc(f.size);
Gerd Hoffmannbaa78202013-11-06 14:36:17 +010060 int i;
Thomas Heijligenbcd84fe2019-01-10 16:53:34 +010061 fw_cfg_get(f.select, list, f.size);
62 for (i = 0; i < f.size / sizeof(*list); i++) {
Gerd Hoffmannbaa78202013-11-06 14:36:17 +010063 switch (list[i].type) {
Elyes HAOUAS8ab989e2016-07-30 17:46:17 +020064 case 1: /* RAM */
Himanshu Sahdev660ff202019-09-10 16:15:41 +053065 printk(BIOS_DEBUG, "QEMU: e820/ram: 0x%08llx + 0x%08llx\n",
Gerd Hoffmannbaa78202013-11-06 14:36:17 +010066 list[i].address, list[i].length);
67 if (list[i].address == 0) {
68 tomk = list[i].length / 1024;
69 ram_resource(dev, idx++, 0, 640);
70 ram_resource(dev, idx++, 768, tomk - 768);
71 } else {
72 ram_resource(dev, idx++,
73 list[i].address / 1024,
74 list[i].length / 1024);
75 }
76 break;
77 case 2: /* reserved */
78 printk(BIOS_DEBUG, "QEMU: e820/res: 0x%08llx +0x%08llx\n",
79 list[i].address, list[i].length);
80 res = new_resource(dev, idx++);
81 res->base = list[i].address;
82 res->size = list[i].length;
83 res->limit = 0xffffffff;
84 res->flags = IORESOURCE_MEM | IORESOURCE_FIXED |
85 IORESOURCE_STORED | IORESOURCE_ASSIGNED;
86 break;
87 default:
88 /* skip unknown */
89 break;
90 }
91 }
92 free(list);
93 }
Gerd Hoffmann44b11f22013-06-17 13:30:50 +020094
Gerd Hoffmannbaa78202013-11-06 14:36:17 +010095 if (!tomk) {
96 /* qemu older than 1.7, or reading etc/e820 failed. Fallback to cmos. */
97 tomk = qemu_get_memory_size();
98 high = qemu_get_high_memory_size();
99 printk(BIOS_DEBUG, "QEMU: cmos: %lu MiB RAM below 4G.\n", tomk / 1024);
100 printk(BIOS_DEBUG, "QEMU: cmos: %lu MiB RAM above 4G.\n", high / 1024);
101
102 /* Report the memory regions. */
103 ram_resource(dev, idx++, 0, 640);
104 ram_resource(dev, idx++, 768, tomk - 768);
105 if (high)
106 ram_resource(dev, idx++, 4 * 1024 * 1024, high);
107 }
Gerd Hoffmann44b11f22013-06-17 13:30:50 +0200108
Gerd Hoffmann05d3f492013-08-06 10:48:41 +0200109 /* Reserve I/O ports used by QEMU */
110 qemu_reserve_ports(dev, idx++, 0x0510, 0x02, "firmware-config");
111 qemu_reserve_ports(dev, idx++, 0x5658, 0x01, "vmware-port");
112 if (i440fx) {
113 qemu_reserve_ports(dev, idx++, 0xae00, 0x10, "pci-hotplug");
114 qemu_reserve_ports(dev, idx++, 0xaf00, 0x20, "cpu-hotplug");
115 qemu_reserve_ports(dev, idx++, 0xafe0, 0x04, "piix4-gpe0");
116 }
117 if (inb(CONFIG_CONSOLE_QEMU_DEBUGCON_PORT) == 0xe9) {
118 qemu_reserve_ports(dev, idx++, CONFIG_CONSOLE_QEMU_DEBUGCON_PORT, 1,
119 "debugcon");
120 }
121
Duncan Laurieddd4f9a2020-03-17 18:46:28 -0700122 /* A segment is legacy VGA region */
123 mmio_resource(dev, idx++, 0xa0000 / KiB, (0xc0000 - 0xa0000) / KiB);
124
125 /* C segment to 1MB is reserved RAM (low tables) */
126 reserved_ram_resource(dev, idx++, 0xc0000 / KiB, (1 * MiB - 0xc0000) / KiB);
127
Gerd Hoffmannad690f22013-09-17 10:35:43 +0200128 if (q35 && ((tomk * 1024) < 0xb0000000)) {
129 /*
130 * Reserve the region between top-of-ram and the
131 * mmconf xbar (ar 0xb0000000), so coreboot doesn't
132 * place pci bars there. The region isn't declared as
Elyes HAOUAS8ab989e2016-07-30 17:46:17 +0200133 * pci io window in the ACPI tables (\_SB.PCI0._CRS).
Gerd Hoffmannad690f22013-09-17 10:35:43 +0200134 */
135 res = new_resource(dev, idx++);
136 res->base = tomk * 1024;
137 res->size = 0xb0000000 - tomk * 1024;
138 res->limit = 0xffffffff;
139 res->flags = IORESOURCE_MEM | IORESOURCE_FIXED |
140 IORESOURCE_STORED | IORESOURCE_ASSIGNED;
141 }
142
Gerd Hoffmanna4e70572013-08-09 10:02:22 +0200143 if (i440fx) {
144 /* Reserve space for the IOAPIC. This should be in
Patrick Georgi3f34fc42013-08-15 20:41:15 +0200145 * the southbridge, but I couldn't tell which device
Gerd Hoffmanna4e70572013-08-09 10:02:22 +0200146 * to put it in. */
147 res = new_resource(dev, 2);
148 res->base = IO_APIC_ADDR;
149 res->size = 0x100000UL;
150 res->limit = 0xffffffffUL;
151 res->flags = IORESOURCE_MEM | IORESOURCE_FIXED |
152 IORESOURCE_STORED | IORESOURCE_ASSIGNED;
153 }
Myles Watson29cc9ed2009-07-02 18:56:24 +0000154
155 /* Reserve space for the LAPIC. There's one in every processor, but
156 * the space only needs to be reserved once, so we do it here. */
157 res = new_resource(dev, 3);
Kyösti Mälkkidea42e02021-05-31 20:26:16 +0300158 res->base = cpu_get_lapic_addr();
Myles Watson29cc9ed2009-07-02 18:56:24 +0000159 res->size = 0x10000UL;
160 res->limit = 0xffffffffUL;
161 res->flags = IORESOURCE_MEM | IORESOURCE_FIXED | IORESOURCE_STORED |
162 IORESOURCE_ASSIGNED;
Eric Biederman6e53f502004-10-27 08:53:57 +0000163}
164
Julius Wernercd49cce2019-03-05 16:53:33 -0800165#if CONFIG(GENERATE_SMBIOS_TABLES)
Sven Schnelle164bcfd2011-08-14 20:56:34 +0200166static int qemu_get_smbios_data16(int handle, unsigned long *current)
167{
Angel Ponsd62a5012021-06-28 17:18:06 +0200168 struct smbios_type16 *t = smbios_carve_table(*current, SMBIOS_PHYS_MEMORY_ARRAY,
169 sizeof(*t), handle);
Sven Schnelle164bcfd2011-08-14 20:56:34 +0200170
Paul Menzelb4d07572017-03-12 18:18:06 +0100171 t->location = MEMORY_ARRAY_LOCATION_SYSTEM_BOARD;
172 t->use = MEMORY_ARRAY_USE_SYSTEM;
173 t->memory_error_correction = MEMORY_ARRAY_ECC_NONE;
Sven Schnelle164bcfd2011-08-14 20:56:34 +0200174 t->maximum_capacity = qemu_get_memory_size();
Angel Ponsd62a5012021-06-28 17:18:06 +0200175
Angel Ponsa37701a2021-06-28 17:36:53 +0200176 const int len = smbios_full_table_len(&t->header, t->eos);
Sven Schnelle164bcfd2011-08-14 20:56:34 +0200177 *current += len;
178 return len;
179}
180
181static int qemu_get_smbios_data17(int handle, int parent_handle, unsigned long *current)
182{
Angel Ponsd62a5012021-06-28 17:18:06 +0200183 struct smbios_type17 *t = smbios_carve_table(*current, SMBIOS_MEMORY_DEVICE,
184 sizeof(*t), handle);
Sven Schnelle164bcfd2011-08-14 20:56:34 +0200185
Sven Schnelle164bcfd2011-08-14 20:56:34 +0200186 t->phys_memory_array_handle = parent_handle;
Sven Schnelle164bcfd2011-08-14 20:56:34 +0200187 t->size = qemu_get_memory_size() / 1024;
188 t->data_width = 64;
189 t->total_width = 64;
Elyes HAOUASa92acec2020-07-19 10:20:55 +0200190 t->form_factor = MEMORY_FORMFACTOR_DIMM;
Sven Schnelle164bcfd2011-08-14 20:56:34 +0200191 t->device_locator = smbios_add_string(t->eos, "Virtual");
Elyes HAOUASa92acec2020-07-19 10:20:55 +0200192 t->memory_type = MEMORY_TYPE_DDR;
193 t->type_detail = MEMORY_TYPE_DETAIL_SYNCHRONOUS;
Sven Schnelle164bcfd2011-08-14 20:56:34 +0200194 t->speed = 200;
195 t->clock_speed = 200;
196 t->manufacturer = smbios_add_string(t->eos, CONFIG_MAINBOARD_VENDOR);
Angel Ponsd62a5012021-06-28 17:18:06 +0200197
Angel Ponsa37701a2021-06-28 17:36:53 +0200198 const int len = smbios_full_table_len(&t->header, t->eos);
Sven Schnelle164bcfd2011-08-14 20:56:34 +0200199 *current += len;
200 return len;
201}
202
Kyösti Mälkkiccb95022018-05-22 00:16:23 +0300203static int qemu_get_smbios_data(struct device *dev, int *handle, unsigned long *current)
Sven Schnelle164bcfd2011-08-14 20:56:34 +0200204{
205 int len;
Gerd Hoffmanndb9d1692014-08-27 11:25:13 +0200206
207 len = fw_cfg_smbios_tables(handle, current);
208 if (len != 0)
209 return len;
210
Sven Schnelle164bcfd2011-08-14 20:56:34 +0200211 len = qemu_get_smbios_data16(*handle, current);
212 len += qemu_get_smbios_data17(*handle+1, *handle, current);
213 *handle += 2;
214 return len;
215}
216#endif
Duncan Laurieb40e7802020-03-17 18:47:36 -0700217
218#if CONFIG(HAVE_ACPI_TABLES)
219static const char *qemu_acpi_name(const struct device *dev)
220{
221 if (dev->path.type == DEVICE_PATH_DOMAIN)
222 return "PCI0";
223
224 if (dev->path.type != DEVICE_PATH_PCI || dev->bus->secondary != 0)
225 return NULL;
226
227 return NULL;
228}
229#endif
230
Eric Biederman6e53f502004-10-27 08:53:57 +0000231static struct device_operations pci_domain_ops = {
Myles Watson29cc9ed2009-07-02 18:56:24 +0000232 .read_resources = cpu_pci_domain_read_resources,
233 .set_resources = cpu_pci_domain_set_resources,
Myles Watson032a9652009-05-11 22:24:53 +0000234 .scan_bus = pci_domain_scan_bus,
Julius Wernercd49cce2019-03-05 16:53:33 -0800235#if CONFIG(GENERATE_SMBIOS_TABLES)
Sven Schnelle164bcfd2011-08-14 20:56:34 +0200236 .get_smbios_data = qemu_get_smbios_data,
237#endif
Duncan Laurieb40e7802020-03-17 18:47:36 -0700238#if CONFIG(HAVE_ACPI_TABLES)
239 .acpi_name = qemu_acpi_name,
240#endif
Myles Watson032a9652009-05-11 22:24:53 +0000241};
Eric Biederman6e53f502004-10-27 08:53:57 +0000242
Arthur Heymansa75a2fa2020-12-01 15:20:10 +0100243static const struct mp_ops mp_ops_no_smm = {
244 .get_cpu_count = fw_cfg_max_cpus,
245};
246
Arthur Heymanse69d2df2020-12-01 18:29:13 +0100247extern const struct mp_ops mp_ops_with_smm;
248
Arthur Heymansa75a2fa2020-12-01 15:20:10 +0100249void mp_init_cpus(struct bus *cpu_bus)
250{
Arthur Heymanse69d2df2020-12-01 18:29:13 +0100251 const struct mp_ops *ops = CONFIG(SMM_TSEG) ? &mp_ops_with_smm : &mp_ops_no_smm;
252
253 if (mp_init_with_smm(cpu_bus, ops))
Arthur Heymansa75a2fa2020-12-01 15:20:10 +0100254 printk(BIOS_ERR, "MP initialization failure.\n");
255}
256
Kyösti Mälkkiccb95022018-05-22 00:16:23 +0300257static void cpu_bus_init(struct device *dev)
Gerd Hoffmannaa588e02013-05-31 09:26:55 +0200258{
Arthur Heymansa75a2fa2020-12-01 15:20:10 +0100259 if (CONFIG(PARALLEL_MP))
260 mp_cpu_bus_init(dev);
261 else
262 initialize_cpus(dev->link_list);
Gerd Hoffmannaa588e02013-05-31 09:26:55 +0200263}
264
Kyösti Mälkkiccb95022018-05-22 00:16:23 +0300265static void cpu_bus_scan(struct device *bus)
Gerd Hoffmannaa588e02013-05-31 09:26:55 +0200266{
267 int max_cpus = fw_cfg_max_cpus();
Kyösti Mälkkiccb95022018-05-22 00:16:23 +0300268 struct device *cpu;
Gerd Hoffmannaa588e02013-05-31 09:26:55 +0200269 int i;
270
271 if (max_cpus < 0)
Kyösti Mälkki580e7222015-03-19 21:04:23 +0200272 return;
Patrick Rudolphcfa02252021-02-02 18:14:24 +0100273 /*
274 * Do not install more CPUs than supported by coreboot.
275 * This will cause a buffer overflow where fixed arrays of CONFIG_MAX_CPUS
276 * are used and might result in a boot failure.
277 */
278 max_cpus = MIN(max_cpus, CONFIG_MAX_CPUS);
Gerd Hoffmannaa588e02013-05-31 09:26:55 +0200279
280 /*
281 * TODO: This only handles the simple "qemu -smp $nr" case
282 * correctly. qemu also allows to specify the number of
283 * cores, threads & sockets.
284 */
285 printk(BIOS_INFO, "QEMU: max_cpus is %d\n", max_cpus);
286 for (i = 0; i < max_cpus; i++) {
287 cpu = add_cpu_device(bus->link_list, i, 1);
288 if (cpu)
289 set_cpu_topology(cpu, 1, 0, i, 0);
290 }
Gerd Hoffmannaa588e02013-05-31 09:26:55 +0200291}
292
Gerd Hoffmannaa588e02013-05-31 09:26:55 +0200293static struct device_operations cpu_bus_ops = {
Nico Huber2f8ba692020-04-05 14:05:24 +0200294 .read_resources = noop_read_resources,
295 .set_resources = noop_set_resources,
Gerd Hoffmannaa588e02013-05-31 09:26:55 +0200296 .init = cpu_bus_init,
297 .scan_bus = cpu_bus_scan,
298};
299
Paul Menzel5f20b352013-02-24 14:27:03 +0100300static void northbridge_enable(struct device *dev)
Eric Biederman6e53f502004-10-27 08:53:57 +0000301{
Eric Biederman018d8dd2004-11-04 11:04:33 +0000302 /* Set the operations if it is a special bus type */
Stefan Reinauer4aff4452013-02-12 14:17:15 -0800303 if (dev->path.type == DEVICE_PATH_DOMAIN) {
Eric Biederman018d8dd2004-11-04 11:04:33 +0000304 dev->ops = &pci_domain_ops;
Eric Biederman018d8dd2004-11-04 11:04:33 +0000305 }
Gerd Hoffmannaa588e02013-05-31 09:26:55 +0200306 else if (dev->path.type == DEVICE_PATH_CPU_CLUSTER) {
307 dev->ops = &cpu_bus_ops;
308 }
Stefan Reinauere2b53e12004-06-28 11:59:45 +0000309}
310
Gerd Hoffmann00cc7f432013-06-07 15:46:23 +0200311struct chip_operations mainboard_emulation_qemu_i440fx_ops = {
312 CHIP_NAME("QEMU Northbridge i440fx")
Paul Menzel5f20b352013-02-24 14:27:03 +0100313 .enable_dev = northbridge_enable,
Stefan Reinauere2b53e12004-06-28 11:59:45 +0000314};
Gerd Hoffmannee941b382013-06-07 16:03:44 +0200315
316struct chip_operations mainboard_emulation_qemu_q35_ops = {
317 CHIP_NAME("QEMU Northbridge q35")
318 .enable_dev = northbridge_enable,
319};