blob: 7cf5436c23da4251fb1af5201389efdd30b304e2 [file] [log] [blame]
Stefan Reinauere2b53e12004-06-28 11:59:45 +00001#include <console/console.h>
Gerd Hoffmannaa588e02013-05-31 09:26:55 +02002#include <cpu/cpu.h>
Patrick Georgic8feedd2012-02-16 18:43:25 +01003#include <cpu/x86/lapic_def.h>
Stefan Reinauere2b53e12004-06-28 11:59:45 +00004#include <arch/io.h>
Uwe Hermann74d1a6e2010-10-12 17:34:08 +00005#include <arch/ioapic.h>
Stefan Reinauere2b53e12004-06-28 11:59:45 +00006#include <stdint.h>
Stefan Reinauere2b53e12004-06-28 11:59:45 +00007#include <device/device.h>
8#include <device/pci.h>
Stefan Reinauere2b53e12004-06-28 11:59:45 +00009#include <stdlib.h>
10#include <string.h>
Myles Watson2e672732009-11-12 16:38:03 +000011#include <delay.h>
Sven Schnelle164bcfd2011-08-14 20:56:34 +020012#include <smbios.h>
Rudolf Marek97be27e2010-12-13 19:50:25 +000013#include <cbmem.h>
Myles Watson0520d552009-05-11 22:44:14 +000014
Gerd Hoffmannaa588e02013-05-31 09:26:55 +020015#include "fw_cfg.h"
16
Stefan Reinauer597ff872013-01-07 13:21:22 -080017#include "memory.c"
Sven Schnelle164bcfd2011-08-14 20:56:34 +020018
Gerd Hoffmann9839a382013-06-17 12:26:17 +020019static unsigned long qemu_get_high_memory_size(void)
20{
21 unsigned long high;
22 outb (HIGH_HIGHRAM_ADDR, CMOS_ADDR_PORT);
23 high = ((unsigned long) inb(CMOS_DATA_PORT)) << 22;
24 outb (MID_HIGHRAM_ADDR, CMOS_ADDR_PORT);
25 high |= ((unsigned long) inb(CMOS_DATA_PORT)) << 14;
26 outb (LOW_HIGHRAM_ADDR, CMOS_ADDR_PORT);
27 high |= ((unsigned long) inb(CMOS_DATA_PORT)) << 6;
28 return high;
29}
30
Myles Watson29cc9ed2009-07-02 18:56:24 +000031static void cpu_pci_domain_set_resources(device_t dev)
Eric Biederman6e53f502004-10-27 08:53:57 +000032{
Myles Watson894a3472010-06-09 22:41:35 +000033 assign_resources(dev->link_list);
Eric Biederman6e53f502004-10-27 08:53:57 +000034}
Stefan Reinauere2b53e12004-06-28 11:59:45 +000035
Myles Watson29cc9ed2009-07-02 18:56:24 +000036static void cpu_pci_domain_read_resources(struct device *dev)
Eric Biederman6e53f502004-10-27 08:53:57 +000037{
Myles Watson29cc9ed2009-07-02 18:56:24 +000038 struct resource *res;
Gerd Hoffmann9839a382013-06-17 12:26:17 +020039 unsigned long tomk = 0, high;
Gerd Hoffmann44b11f22013-06-17 13:30:50 +020040 int idx = 10;
Myles Watson29cc9ed2009-07-02 18:56:24 +000041
42 pci_domain_read_resources(dev);
43
Gerd Hoffmann44b11f22013-06-17 13:30:50 +020044 tomk = qemu_get_memory_size();
Gerd Hoffmann9839a382013-06-17 12:26:17 +020045 high = qemu_get_high_memory_size();
46 printk(BIOS_DEBUG, "Detected %lu MiB RAM below 4G.\n", tomk / 1024);
47 printk(BIOS_DEBUG, "Detected %lu MiB RAM above 4G.\n", high / 1024);
Gerd Hoffmann44b11f22013-06-17 13:30:50 +020048
49 /* Report the memory regions. */
50 idx = 10;
51 ram_resource(dev, idx++, 0, 640);
52 ram_resource(dev, idx++, 768, tomk - 768);
Gerd Hoffmann9839a382013-06-17 12:26:17 +020053 if (high)
54 ram_resource(dev, idx++, 4 * 1024 * 1024, high);
Gerd Hoffmann44b11f22013-06-17 13:30:50 +020055
56 /* Leave some space for ACPI, PIRQ and MP tables */
57 high_tables_base = (tomk * 1024) - HIGH_MEMORY_SIZE;
58 high_tables_size = HIGH_MEMORY_SIZE;
59
Myles Watson29cc9ed2009-07-02 18:56:24 +000060 /* Reserve space for the IOAPIC. This should be in the Southbridge,
61 * but I couldn't tell which device to put it in. */
62 res = new_resource(dev, 2);
Uwe Hermann74d1a6e2010-10-12 17:34:08 +000063 res->base = IO_APIC_ADDR;
Myles Watson29cc9ed2009-07-02 18:56:24 +000064 res->size = 0x100000UL;
65 res->limit = 0xffffffffUL;
66 res->flags = IORESOURCE_MEM | IORESOURCE_FIXED | IORESOURCE_STORED |
67 IORESOURCE_ASSIGNED;
68
69 /* Reserve space for the LAPIC. There's one in every processor, but
70 * the space only needs to be reserved once, so we do it here. */
71 res = new_resource(dev, 3);
Patrick Georgic8feedd2012-02-16 18:43:25 +010072 res->base = LOCAL_APIC_ADDR;
Myles Watson29cc9ed2009-07-02 18:56:24 +000073 res->size = 0x10000UL;
74 res->limit = 0xffffffffUL;
75 res->flags = IORESOURCE_MEM | IORESOURCE_FIXED | IORESOURCE_STORED |
76 IORESOURCE_ASSIGNED;
Eric Biederman6e53f502004-10-27 08:53:57 +000077}
78
Sven Schnelle164bcfd2011-08-14 20:56:34 +020079#if CONFIG_GENERATE_SMBIOS_TABLES
80static int qemu_get_smbios_data16(int handle, unsigned long *current)
81{
82 struct smbios_type16 *t = (struct smbios_type16 *)*current;
83 int len = sizeof(struct smbios_type16);
84
85 memset(t, 0, sizeof(struct smbios_type16));
86 t->type = SMBIOS_PHYS_MEMORY_ARRAY;
87 t->handle = handle;
88 t->length = len - 2;
89 t->location = 3; /* Location: System Board */
90 t->use = 3; /* System memory */
91 t->memory_error_correction = 3; /* No error correction */
92 t->maximum_capacity = qemu_get_memory_size();
93 *current += len;
94 return len;
95}
96
97static int qemu_get_smbios_data17(int handle, int parent_handle, unsigned long *current)
98{
99 struct smbios_type17 *t = (struct smbios_type17 *)*current;
100 int len;
101
102 memset(t, 0, sizeof(struct smbios_type17));
103 t->type = SMBIOS_MEMORY_DEVICE;
104 t->handle = handle;
105 t->phys_memory_array_handle = parent_handle;
106 t->length = sizeof(struct smbios_type17) - 2;
107 t->size = qemu_get_memory_size() / 1024;
108 t->data_width = 64;
109 t->total_width = 64;
110 t->form_factor = 9; /* DIMM */
111 t->device_locator = smbios_add_string(t->eos, "Virtual");
112 t->memory_type = 0x12; /* DDR */
113 t->type_detail = 0x80; /* Synchronous */
114 t->speed = 200;
115 t->clock_speed = 200;
116 t->manufacturer = smbios_add_string(t->eos, CONFIG_MAINBOARD_VENDOR);
117 len = t->length + smbios_string_table_len(t->eos);
118 *current += len;
119 return len;
120}
121
122static int qemu_get_smbios_data(device_t dev, int *handle, unsigned long *current)
123{
124 int len;
125 len = qemu_get_smbios_data16(*handle, current);
126 len += qemu_get_smbios_data17(*handle+1, *handle, current);
127 *handle += 2;
128 return len;
129}
130#endif
Eric Biederman6e53f502004-10-27 08:53:57 +0000131static struct device_operations pci_domain_ops = {
Myles Watson29cc9ed2009-07-02 18:56:24 +0000132 .read_resources = cpu_pci_domain_read_resources,
133 .set_resources = cpu_pci_domain_set_resources,
Myles Watson7eac4452010-06-17 16:16:56 +0000134 .enable_resources = NULL,
135 .init = NULL,
Myles Watson032a9652009-05-11 22:24:53 +0000136 .scan_bus = pci_domain_scan_bus,
Sven Schnelle164bcfd2011-08-14 20:56:34 +0200137#if CONFIG_GENERATE_SMBIOS_TABLES
138 .get_smbios_data = qemu_get_smbios_data,
139#endif
Myles Watson032a9652009-05-11 22:24:53 +0000140};
Eric Biederman6e53f502004-10-27 08:53:57 +0000141
Gerd Hoffmannaa588e02013-05-31 09:26:55 +0200142static void cpu_bus_init(device_t dev)
143{
144 initialize_cpus(dev->link_list);
145}
146
147static unsigned int cpu_bus_scan(device_t bus, unsigned int max)
148{
149 int max_cpus = fw_cfg_max_cpus();
150 device_t cpu;
151 int i;
152
153 if (max_cpus < 0)
154 return 0;
155
156 /*
157 * TODO: This only handles the simple "qemu -smp $nr" case
158 * correctly. qemu also allows to specify the number of
159 * cores, threads & sockets.
160 */
161 printk(BIOS_INFO, "QEMU: max_cpus is %d\n", max_cpus);
162 for (i = 0; i < max_cpus; i++) {
163 cpu = add_cpu_device(bus->link_list, i, 1);
164 if (cpu)
165 set_cpu_topology(cpu, 1, 0, i, 0);
166 }
167 return max_cpus;
168}
169
170static void cpu_bus_noop(device_t dev)
171{
172}
173
174static struct device_operations cpu_bus_ops = {
175 .read_resources = cpu_bus_noop,
176 .set_resources = cpu_bus_noop,
177 .enable_resources = cpu_bus_noop,
178 .init = cpu_bus_init,
179 .scan_bus = cpu_bus_scan,
180};
181
Paul Menzel5f20b352013-02-24 14:27:03 +0100182static void northbridge_enable(struct device *dev)
Eric Biederman6e53f502004-10-27 08:53:57 +0000183{
Eric Biederman018d8dd2004-11-04 11:04:33 +0000184 /* Set the operations if it is a special bus type */
Stefan Reinauer4aff4452013-02-12 14:17:15 -0800185 if (dev->path.type == DEVICE_PATH_DOMAIN) {
Eric Biederman018d8dd2004-11-04 11:04:33 +0000186 dev->ops = &pci_domain_ops;
Eric Biedermana9e632c2004-11-18 22:38:08 +0000187 pci_set_method(dev);
Eric Biederman018d8dd2004-11-04 11:04:33 +0000188 }
Gerd Hoffmannaa588e02013-05-31 09:26:55 +0200189 else if (dev->path.type == DEVICE_PATH_CPU_CLUSTER) {
190 dev->ops = &cpu_bus_ops;
191 }
Stefan Reinauere2b53e12004-06-28 11:59:45 +0000192}
193
Gerd Hoffmann00cc7f432013-06-07 15:46:23 +0200194struct chip_operations mainboard_emulation_qemu_i440fx_ops = {
195 CHIP_NAME("QEMU Northbridge i440fx")
Paul Menzel5f20b352013-02-24 14:27:03 +0100196 .enable_dev = northbridge_enable,
Stefan Reinauere2b53e12004-06-28 11:59:45 +0000197};