blob: 506c6f6a1911b5aa6df0f5e7cba1b420dc6b47dc [file] [log] [blame]
Angel Ponsf94ac9a2020-04-05 15:46:48 +02001/* SPDX-License-Identifier: GPL-2.0-only */
Duncan Lauriec88c54c2014-04-30 16:36:13 -07002
Aaron Durbin31be2c92016-12-03 22:08:20 -06003#include <assert.h>
Duncan Lauriec88c54c2014-04-30 16:36:13 -07004#include <cbfs.h>
5#include <cbmem.h>
Patrick Rudolph45022ae2018-10-01 19:17:11 +02006#include <cf9_reset.h>
Duncan Lauriec88c54c2014-04-30 16:36:13 -07007#include <console/console.h>
8#include <device/pci_def.h>
Matt DeVillier9aaf59a2018-05-27 21:51:49 -05009#include <memory_info.h>
Aaron Durbindecd0622017-12-15 12:26:40 -070010#include <mrc_cache.h>
Duncan Lauriec88c54c2014-04-30 16:36:13 -070011#include <string.h>
Julius Werner4ee4bd52014-10-20 13:46:39 -070012#include <soc/iomap.h>
13#include <soc/pei_data.h>
14#include <soc/pei_wrapper.h>
15#include <soc/pm.h>
Julius Werner4ee4bd52014-10-20 13:46:39 -070016#include <soc/romstage.h>
Julius Werner4ee4bd52014-10-20 13:46:39 -070017#include <soc/systemagent.h>
Duncan Lauriec88c54c2014-04-30 16:36:13 -070018
Angel Pons29a52c82020-10-13 23:32:55 +020019static const char *const ecc_decoder[] = {
20 "inactive",
21 "active on IO",
22 "disabled on IO",
23 "active",
24};
25
Duncan Lauriec88c54c2014-04-30 16:36:13 -070026/*
Angel Pons239c9662020-10-13 21:34:53 +020027 * Dump in the log memory controller configuration as read from the memory
28 * controller registers.
29 */
30static void report_memory_config(void)
31{
Angel Pons239c9662020-10-13 21:34:53 +020032 int i;
33
Angel Pons430f1c52020-10-13 23:01:48 +020034 const u32 addr_decoder_common = MCHBAR32(MAD_CHNL);
Angel Pons239c9662020-10-13 21:34:53 +020035
36 printk(BIOS_DEBUG, "memcfg DDR3 clock %d MHz\n",
Angel Pons430f1c52020-10-13 23:01:48 +020037 (MCHBAR32(MC_BIOS_DATA) * 13333 * 2 + 50) / 100);
38
Angel Pons239c9662020-10-13 21:34:53 +020039 printk(BIOS_DEBUG, "memcfg channel assignment: A: %d, B % d, C % d\n",
Angel Pons430f1c52020-10-13 23:01:48 +020040 (addr_decoder_common >> 0) & 3,
Angel Pons239c9662020-10-13 21:34:53 +020041 (addr_decoder_common >> 2) & 3,
42 (addr_decoder_common >> 4) & 3);
43
Angel Pons162a7372020-10-13 23:37:07 +020044 for (i = 0; i < NUM_CHANNELS; i++) {
45 const u32 ch_conf = MCHBAR32(MAD_DIMM(i));
Angel Pons430f1c52020-10-13 23:01:48 +020046
47 printk(BIOS_DEBUG, "memcfg channel[%d] config (%8.8x):\n", i, ch_conf);
Angel Pons29a52c82020-10-13 23:32:55 +020048 printk(BIOS_DEBUG, " ECC %s\n", ecc_decoder[(ch_conf >> 24) & 3]);
Angel Pons239c9662020-10-13 21:34:53 +020049 printk(BIOS_DEBUG, " enhanced interleave mode %s\n",
50 ((ch_conf >> 22) & 1) ? "on" : "off");
Angel Pons430f1c52020-10-13 23:01:48 +020051
Angel Pons239c9662020-10-13 21:34:53 +020052 printk(BIOS_DEBUG, " rank interleave %s\n",
53 ((ch_conf >> 21) & 1) ? "on" : "off");
Angel Pons430f1c52020-10-13 23:01:48 +020054
Angel Pons239c9662020-10-13 21:34:53 +020055 printk(BIOS_DEBUG, " DIMMA %d MB width %s %s rank%s\n",
56 ((ch_conf >> 0) & 0xff) * 256,
57 ((ch_conf >> 19) & 1) ? "x16" : "x8 or x32",
58 ((ch_conf >> 17) & 1) ? "dual" : "single",
59 ((ch_conf >> 16) & 1) ? "" : ", selected");
Angel Pons430f1c52020-10-13 23:01:48 +020060
Angel Pons239c9662020-10-13 21:34:53 +020061 printk(BIOS_DEBUG, " DIMMB %d MB width %s %s rank%s\n",
62 ((ch_conf >> 8) & 0xff) * 256,
Angel Pons973c9d42020-10-13 23:28:23 +020063 ((ch_conf >> 20) & 1) ? "x16" : "x8 or x32",
Angel Pons239c9662020-10-13 21:34:53 +020064 ((ch_conf >> 18) & 1) ? "dual" : "single",
65 ((ch_conf >> 16) & 1) ? ", selected" : "");
66 }
67}
68
69/*
Duncan Lauriec88c54c2014-04-30 16:36:13 -070070 * Find PEI executable in coreboot filesystem and execute it.
71 */
72void raminit(struct pei_data *pei_data)
73{
Shelley Chenad9cd682020-07-23 16:10:52 -070074 size_t mrc_size;
Lee Leahy26b7cd02017-03-16 18:47:55 -070075 struct memory_info *mem_info;
Duncan Lauriec88c54c2014-04-30 16:36:13 -070076 pei_wrapper_entry_t entry;
77 int ret;
78
79 broadwell_fill_pei_data(pei_data);
80
Shelley Chen6615c6e2020-10-27 15:58:31 -070081 /* Assume boot device is memory mapped. */
82 assert(CONFIG(BOOT_DEVICE_MEMORY_MAPPED));
Shelley Chenad9cd682020-07-23 16:10:52 -070083
Shelley Chen6615c6e2020-10-27 15:58:31 -070084 pei_data->saved_data =
85 mrc_cache_current_mmap_leak(MRC_TRAINING_DATA, 0,
86 &mrc_size);
87 if (pei_data->saved_data) {
88 /* MRC cache found */
89 pei_data->saved_data_size = mrc_size;
90 } else if (pei_data->boot_mode == ACPI_S3) {
91 /* Waking from S3 and no cache. */
92 printk(BIOS_DEBUG,
93 "No MRC cache found in S3 resume path.\n");
94 post_code(POST_RESUME_FAILURE);
95 system_reset();
96 } else {
97 printk(BIOS_DEBUG, "No MRC cache found.\n");
Duncan Lauriec88c54c2014-04-30 16:36:13 -070098 }
99
Duncan Laurie61680272014-05-05 12:42:35 -0500100 /*
101 * Do not use saved pei data. Can be set by mainboard romstage
102 * to force a full train of memory on every boot.
103 */
104 if (pei_data->disable_saved_data) {
105 printk(BIOS_DEBUG, "Disabling PEI saved data by request\n");
106 pei_data->saved_data = NULL;
107 pei_data->saved_data_size = 0;
108 }
109
Arthur Heymans4d56a062018-12-22 16:11:52 +0100110 /* We don't care about leaking the mapping */
Julius Werner9d0cc2a2020-01-22 18:00:18 -0800111 entry = cbfs_ro_map("mrc.bin", NULL);
112 if (entry == NULL)
113 die("mrc.bin not found!");
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700114
115 printk(BIOS_DEBUG, "Starting Memory Reference Code\n");
116
117 ret = entry(pei_data);
118 if (ret < 0)
119 die("pei_data version mismatch\n");
120
121 /* Print the MRC version after executing the UEFI PEI stage. */
Angel Pons430f1c52020-10-13 23:01:48 +0200122 u32 version = MCHBAR32(MRC_REVISION);
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700123 printk(BIOS_DEBUG, "MRC Version %d.%d.%d Build %d\n",
Angel Pons430f1c52020-10-13 23:01:48 +0200124 (version >> 24) & 0xff, (version >> 16) & 0xff,
125 (version >> 8) & 0xff, (version >> 0) & 0xff);
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700126
127 report_memory_config();
128
Aaron Durbin9e6d1432016-07-13 23:21:41 -0500129 if (pei_data->boot_mode != ACPI_S3) {
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700130 cbmem_initialize_empty();
Aaron Durbin42e68562015-06-09 13:55:51 -0500131 } else if (cbmem_initialize()) {
Aaron Durbin42e68562015-06-09 13:55:51 -0500132 printk(BIOS_DEBUG, "Failed to recover CBMEM in S3 resume.\n");
133 /* Failed S3 resume, reset to come up cleanly */
Patrick Rudolph45022ae2018-10-01 19:17:11 +0200134 system_reset();
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700135 }
136
137 printk(BIOS_DEBUG, "MRC data at %p %d bytes\n", pei_data->data_to_save,
138 pei_data->data_to_save_size);
139
140 if (pei_data->data_to_save != NULL && pei_data->data_to_save_size > 0)
Aaron Durbin31be2c92016-12-03 22:08:20 -0600141 mrc_cache_stash_data(MRC_TRAINING_DATA, 0,
142 pei_data->data_to_save,
143 pei_data->data_to_save_size);
Kane Chenebbb0d42014-07-28 10:54:40 -0700144
145 printk(BIOS_DEBUG, "create cbmem for dimm information\n");
146 mem_info = cbmem_add(CBMEM_ID_MEMINFO, sizeof(struct memory_info));
John Zhao317cbd62019-05-31 10:44:46 -0700147
148 if (!mem_info) {
149 printk(BIOS_ERR, "Error! Failed to add mem_info to cbmem\n");
150 return;
151 }
152
Matt DeVillier9aaf59a2018-05-27 21:51:49 -0500153 memset(mem_info, 0, sizeof(*mem_info));
154 /* Translate pei_memory_info struct data into memory_info struct */
155 mem_info->dimm_cnt = pei_data->meminfo.dimm_cnt;
156 for (int i = 0; i < MIN(DIMM_INFO_TOTAL, PEI_DIMM_INFO_TOTAL); i++) {
157 struct dimm_info *dimm = &mem_info->dimm[i];
158 const struct pei_dimm_info *pei_dimm =
159 &pei_data->meminfo.dimm[i];
160 dimm->dimm_size = pei_dimm->dimm_size;
161 dimm->ddr_type = pei_dimm->ddr_type;
162 dimm->ddr_frequency = pei_dimm->ddr_frequency;
163 dimm->rank_per_dimm = pei_dimm->rank_per_dimm;
164 dimm->channel_num = pei_dimm->channel_num;
165 dimm->dimm_num = pei_dimm->dimm_num;
166 dimm->bank_locator = pei_dimm->bank_locator;
167 memcpy(&dimm->serial, &pei_dimm->serial,
168 MIN(sizeof(dimm->serial), sizeof(pei_dimm->serial)));
169 memcpy(&dimm->module_part_number,
170 &pei_dimm->module_part_number,
171 MIN(sizeof(dimm->module_part_number),
172 sizeof(pei_dimm->module_part_number)));
173 dimm->module_part_number[DIMM_INFO_PART_NUMBER_SIZE - 1] = '\0';
174 dimm->mod_id = pei_dimm->mod_id;
175 dimm->mod_type = pei_dimm->mod_type;
176 dimm->bus_width = pei_dimm->bus_width;
177 }
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700178}