blob: 78081fe54a2b33c4df19b39f73bd7da2504bfad7 [file] [log] [blame]
Angel Ponsf94ac9a2020-04-05 15:46:48 +02001/* SPDX-License-Identifier: GPL-2.0-only */
2/* This file is part of the coreboot project. */
Duncan Lauriec88c54c2014-04-30 16:36:13 -07003
Aaron Durbin31be2c92016-12-03 22:08:20 -06004#include <assert.h>
Duncan Lauriec88c54c2014-04-30 16:36:13 -07005#include <cbfs.h>
6#include <cbmem.h>
Patrick Rudolph45022ae2018-10-01 19:17:11 +02007#include <cf9_reset.h>
Duncan Lauriec88c54c2014-04-30 16:36:13 -07008#include <console/console.h>
9#include <device/pci_def.h>
Matt DeVillier9aaf59a2018-05-27 21:51:49 -050010#include <memory_info.h>
Aaron Durbindecd0622017-12-15 12:26:40 -070011#include <mrc_cache.h>
Duncan Lauriec88c54c2014-04-30 16:36:13 -070012#include <string.h>
Julius Wernercd49cce2019-03-05 16:53:33 -080013#if CONFIG(EC_GOOGLE_CHROMEEC)
Duncan Lauriec88c54c2014-04-30 16:36:13 -070014#include <ec/google/chromeec/ec.h>
15#include <ec/google/chromeec/ec_commands.h>
16#endif
17#include <vendorcode/google/chromeos/chromeos.h>
Julius Werner4ee4bd52014-10-20 13:46:39 -070018#include <soc/iomap.h>
19#include <soc/pei_data.h>
20#include <soc/pei_wrapper.h>
21#include <soc/pm.h>
Julius Werner4ee4bd52014-10-20 13:46:39 -070022#include <soc/romstage.h>
Julius Werner4ee4bd52014-10-20 13:46:39 -070023#include <soc/systemagent.h>
Duncan Lauriec88c54c2014-04-30 16:36:13 -070024
25/*
26 * Find PEI executable in coreboot filesystem and execute it.
27 */
28void raminit(struct pei_data *pei_data)
29{
Aaron Durbin31be2c92016-12-03 22:08:20 -060030 struct region_device rdev;
Lee Leahy26b7cd02017-03-16 18:47:55 -070031 struct memory_info *mem_info;
Duncan Lauriec88c54c2014-04-30 16:36:13 -070032 pei_wrapper_entry_t entry;
33 int ret;
Arthur Heymans4d56a062018-12-22 16:11:52 +010034 struct cbfsf f;
35 uint32_t type = CBFS_TYPE_MRC;
Duncan Lauriec88c54c2014-04-30 16:36:13 -070036
37 broadwell_fill_pei_data(pei_data);
38
Furquan Shaikh0325dc62016-07-25 13:02:36 -070039 if (vboot_recovery_mode_enabled()) {
Duncan Lauriec88c54c2014-04-30 16:36:13 -070040 /* Recovery mode does not use MRC cache */
41 printk(BIOS_DEBUG, "Recovery mode: not using MRC cache.\n");
Aaron Durbin31be2c92016-12-03 22:08:20 -060042 } else if (!mrc_cache_get_current(MRC_TRAINING_DATA, 0, &rdev)) {
Duncan Lauriec88c54c2014-04-30 16:36:13 -070043 /* MRC cache found */
Aaron Durbin31be2c92016-12-03 22:08:20 -060044 pei_data->saved_data_size = region_device_sz(&rdev);
45 pei_data->saved_data = rdev_mmap_full(&rdev);
46 /* Assume boot device is memory mapped. */
Julius Wernercd49cce2019-03-05 16:53:33 -080047 assert(CONFIG(BOOT_DEVICE_MEMORY_MAPPED));
Aaron Durbin9e6d1432016-07-13 23:21:41 -050048 } else if (pei_data->boot_mode == ACPI_S3) {
Duncan Lauriec88c54c2014-04-30 16:36:13 -070049 /* Waking from S3 and no cache. */
50 printk(BIOS_DEBUG, "No MRC cache found in S3 resume path.\n");
51 post_code(POST_RESUME_FAILURE);
Patrick Rudolph45022ae2018-10-01 19:17:11 +020052 system_reset();
Duncan Lauriec88c54c2014-04-30 16:36:13 -070053 } else {
54 printk(BIOS_DEBUG, "No MRC cache found.\n");
Duncan Lauriec88c54c2014-04-30 16:36:13 -070055 }
56
Duncan Laurie61680272014-05-05 12:42:35 -050057 /*
58 * Do not use saved pei data. Can be set by mainboard romstage
59 * to force a full train of memory on every boot.
60 */
61 if (pei_data->disable_saved_data) {
62 printk(BIOS_DEBUG, "Disabling PEI saved data by request\n");
63 pei_data->saved_data = NULL;
64 pei_data->saved_data_size = 0;
65 }
66
Duncan Lauriec88c54c2014-04-30 16:36:13 -070067 /* Determine if mrc.bin is in the cbfs. */
Arthur Heymans4d56a062018-12-22 16:11:52 +010068 if (cbfs_locate_file_in_region(&f, "COREBOOT", "mrc.bin", &type) < 0)
69 die("mrc.bin not found!");
70 /* We don't care about leaking the mapping */
71 entry = (pei_wrapper_entry_t)rdev_mmap_full(&f.data);
Duncan Lauriec88c54c2014-04-30 16:36:13 -070072 if (entry == NULL) {
73 printk(BIOS_DEBUG, "Couldn't find mrc.bin\n");
74 return;
75 }
76
77 printk(BIOS_DEBUG, "Starting Memory Reference Code\n");
78
79 ret = entry(pei_data);
80 if (ret < 0)
81 die("pei_data version mismatch\n");
82
83 /* Print the MRC version after executing the UEFI PEI stage. */
84 u32 version = MCHBAR32(MCHBAR_PEI_VERSION);
85 printk(BIOS_DEBUG, "MRC Version %d.%d.%d Build %d\n",
Lee Leahy26b7cd02017-03-16 18:47:55 -070086 version >> 24, (version >> 16) & 0xff,
Duncan Lauriec88c54c2014-04-30 16:36:13 -070087 (version >> 8) & 0xff, version & 0xff);
88
89 report_memory_config();
90
Aaron Durbin9e6d1432016-07-13 23:21:41 -050091 if (pei_data->boot_mode != ACPI_S3) {
Duncan Lauriec88c54c2014-04-30 16:36:13 -070092 cbmem_initialize_empty();
Aaron Durbin42e68562015-06-09 13:55:51 -050093 } else if (cbmem_initialize()) {
Julius Wernercd49cce2019-03-05 16:53:33 -080094#if CONFIG(HAVE_ACPI_RESUME)
Aaron Durbin42e68562015-06-09 13:55:51 -050095 printk(BIOS_DEBUG, "Failed to recover CBMEM in S3 resume.\n");
96 /* Failed S3 resume, reset to come up cleanly */
Patrick Rudolph45022ae2018-10-01 19:17:11 +020097 system_reset();
Duncan Lauriec88c54c2014-04-30 16:36:13 -070098#endif
99 }
100
101 printk(BIOS_DEBUG, "MRC data at %p %d bytes\n", pei_data->data_to_save,
102 pei_data->data_to_save_size);
103
104 if (pei_data->data_to_save != NULL && pei_data->data_to_save_size > 0)
Aaron Durbin31be2c92016-12-03 22:08:20 -0600105 mrc_cache_stash_data(MRC_TRAINING_DATA, 0,
106 pei_data->data_to_save,
107 pei_data->data_to_save_size);
Kane Chenebbb0d42014-07-28 10:54:40 -0700108
109 printk(BIOS_DEBUG, "create cbmem for dimm information\n");
110 mem_info = cbmem_add(CBMEM_ID_MEMINFO, sizeof(struct memory_info));
John Zhao317cbd62019-05-31 10:44:46 -0700111
112 if (!mem_info) {
113 printk(BIOS_ERR, "Error! Failed to add mem_info to cbmem\n");
114 return;
115 }
116
Matt DeVillier9aaf59a2018-05-27 21:51:49 -0500117 memset(mem_info, 0, sizeof(*mem_info));
118 /* Translate pei_memory_info struct data into memory_info struct */
119 mem_info->dimm_cnt = pei_data->meminfo.dimm_cnt;
120 for (int i = 0; i < MIN(DIMM_INFO_TOTAL, PEI_DIMM_INFO_TOTAL); i++) {
121 struct dimm_info *dimm = &mem_info->dimm[i];
122 const struct pei_dimm_info *pei_dimm =
123 &pei_data->meminfo.dimm[i];
124 dimm->dimm_size = pei_dimm->dimm_size;
125 dimm->ddr_type = pei_dimm->ddr_type;
126 dimm->ddr_frequency = pei_dimm->ddr_frequency;
127 dimm->rank_per_dimm = pei_dimm->rank_per_dimm;
128 dimm->channel_num = pei_dimm->channel_num;
129 dimm->dimm_num = pei_dimm->dimm_num;
130 dimm->bank_locator = pei_dimm->bank_locator;
131 memcpy(&dimm->serial, &pei_dimm->serial,
132 MIN(sizeof(dimm->serial), sizeof(pei_dimm->serial)));
133 memcpy(&dimm->module_part_number,
134 &pei_dimm->module_part_number,
135 MIN(sizeof(dimm->module_part_number),
136 sizeof(pei_dimm->module_part_number)));
137 dimm->module_part_number[DIMM_INFO_PART_NUMBER_SIZE - 1] = '\0';
138 dimm->mod_id = pei_dimm->mod_id;
139 dimm->mod_type = pei_dimm->mod_type;
140 dimm->bus_width = pei_dimm->bus_width;
141 }
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700142}