blob: 00419fc307d63fc6ca09a11a3531df516a0190f7 [file] [log] [blame]
Angel Ponsf94ac9a2020-04-05 15:46:48 +02001/* SPDX-License-Identifier: GPL-2.0-only */
Duncan Lauriec88c54c2014-04-30 16:36:13 -07002
Aaron Durbin31be2c92016-12-03 22:08:20 -06003#include <assert.h>
Duncan Lauriec88c54c2014-04-30 16:36:13 -07004#include <cbfs.h>
5#include <cbmem.h>
Patrick Rudolph45022ae2018-10-01 19:17:11 +02006#include <cf9_reset.h>
Duncan Lauriec88c54c2014-04-30 16:36:13 -07007#include <console/console.h>
8#include <device/pci_def.h>
Matt DeVillier9aaf59a2018-05-27 21:51:49 -05009#include <memory_info.h>
Aaron Durbindecd0622017-12-15 12:26:40 -070010#include <mrc_cache.h>
Duncan Lauriec88c54c2014-04-30 16:36:13 -070011#include <string.h>
Julius Wernercd49cce2019-03-05 16:53:33 -080012#if CONFIG(EC_GOOGLE_CHROMEEC)
Duncan Lauriec88c54c2014-04-30 16:36:13 -070013#include <ec/google/chromeec/ec.h>
14#include <ec/google/chromeec/ec_commands.h>
15#endif
16#include <vendorcode/google/chromeos/chromeos.h>
Julius Werner4ee4bd52014-10-20 13:46:39 -070017#include <soc/iomap.h>
18#include <soc/pei_data.h>
19#include <soc/pei_wrapper.h>
20#include <soc/pm.h>
Julius Werner4ee4bd52014-10-20 13:46:39 -070021#include <soc/romstage.h>
Julius Werner4ee4bd52014-10-20 13:46:39 -070022#include <soc/systemagent.h>
Duncan Lauriec88c54c2014-04-30 16:36:13 -070023
24/*
Angel Pons239c9662020-10-13 21:34:53 +020025 * Dump in the log memory controller configuration as read from the memory
26 * controller registers.
27 */
28static void report_memory_config(void)
29{
Angel Pons430f1c52020-10-13 23:01:48 +020030 u32 addr_decode_ch[2];
Angel Pons239c9662020-10-13 21:34:53 +020031 int i;
32
Angel Pons430f1c52020-10-13 23:01:48 +020033 const u32 addr_decoder_common = MCHBAR32(MAD_CHNL);
34 addr_decode_ch[0] = MCHBAR32(MAD_DIMM(0));
35 addr_decode_ch[1] = MCHBAR32(MAD_DIMM(1));
Angel Pons239c9662020-10-13 21:34:53 +020036
37 printk(BIOS_DEBUG, "memcfg DDR3 clock %d MHz\n",
Angel Pons430f1c52020-10-13 23:01:48 +020038 (MCHBAR32(MC_BIOS_DATA) * 13333 * 2 + 50) / 100);
39
Angel Pons239c9662020-10-13 21:34:53 +020040 printk(BIOS_DEBUG, "memcfg channel assignment: A: %d, B % d, C % d\n",
Angel Pons430f1c52020-10-13 23:01:48 +020041 (addr_decoder_common >> 0) & 3,
Angel Pons239c9662020-10-13 21:34:53 +020042 (addr_decoder_common >> 2) & 3,
43 (addr_decoder_common >> 4) & 3);
44
45 for (i = 0; i < ARRAY_SIZE(addr_decode_ch); i++) {
46 u32 ch_conf = addr_decode_ch[i];
Angel Pons430f1c52020-10-13 23:01:48 +020047
48 printk(BIOS_DEBUG, "memcfg channel[%d] config (%8.8x):\n", i, ch_conf);
49
Angel Pons239c9662020-10-13 21:34:53 +020050 printk(BIOS_DEBUG, " enhanced interleave mode %s\n",
51 ((ch_conf >> 22) & 1) ? "on" : "off");
Angel Pons430f1c52020-10-13 23:01:48 +020052
Angel Pons239c9662020-10-13 21:34:53 +020053 printk(BIOS_DEBUG, " rank interleave %s\n",
54 ((ch_conf >> 21) & 1) ? "on" : "off");
Angel Pons430f1c52020-10-13 23:01:48 +020055
Angel Pons239c9662020-10-13 21:34:53 +020056 printk(BIOS_DEBUG, " DIMMA %d MB width %s %s rank%s\n",
57 ((ch_conf >> 0) & 0xff) * 256,
58 ((ch_conf >> 19) & 1) ? "x16" : "x8 or x32",
59 ((ch_conf >> 17) & 1) ? "dual" : "single",
60 ((ch_conf >> 16) & 1) ? "" : ", selected");
Angel Pons430f1c52020-10-13 23:01:48 +020061
Angel Pons239c9662020-10-13 21:34:53 +020062 printk(BIOS_DEBUG, " DIMMB %d MB width %s %s rank%s\n",
63 ((ch_conf >> 8) & 0xff) * 256,
64 ((ch_conf >> 19) & 1) ? "x16" : "x8 or x32",
65 ((ch_conf >> 18) & 1) ? "dual" : "single",
66 ((ch_conf >> 16) & 1) ? ", selected" : "");
67 }
68}
69
70/*
Duncan Lauriec88c54c2014-04-30 16:36:13 -070071 * Find PEI executable in coreboot filesystem and execute it.
72 */
73void raminit(struct pei_data *pei_data)
74{
Shelley Chenad9cd682020-07-23 16:10:52 -070075 size_t mrc_size;
Lee Leahy26b7cd02017-03-16 18:47:55 -070076 struct memory_info *mem_info;
Duncan Lauriec88c54c2014-04-30 16:36:13 -070077 pei_wrapper_entry_t entry;
78 int ret;
Arthur Heymans4d56a062018-12-22 16:11:52 +010079 struct cbfsf f;
80 uint32_t type = CBFS_TYPE_MRC;
Duncan Lauriec88c54c2014-04-30 16:36:13 -070081
82 broadwell_fill_pei_data(pei_data);
83
Julius Werner29fbfcc2020-03-02 15:54:43 -080084 if (CONFIG(BROADWELL_VBOOT_IN_BOOTBLOCK) &&
85 vboot_recovery_mode_enabled()) {
Duncan Lauriec88c54c2014-04-30 16:36:13 -070086 /* Recovery mode does not use MRC cache */
87 printk(BIOS_DEBUG, "Recovery mode: not using MRC cache.\n");
Shelley Chenad9cd682020-07-23 16:10:52 -070088 } else {
Aaron Durbin31be2c92016-12-03 22:08:20 -060089 /* Assume boot device is memory mapped. */
Julius Wernercd49cce2019-03-05 16:53:33 -080090 assert(CONFIG(BOOT_DEVICE_MEMORY_MAPPED));
Shelley Chenad9cd682020-07-23 16:10:52 -070091
92 pei_data->saved_data =
93 mrc_cache_current_mmap_leak(MRC_TRAINING_DATA, 0,
94 &mrc_size);
95 if (pei_data->saved_data) {
96 /* MRC cache found */
97 pei_data->saved_data_size = mrc_size;
98 } else if (pei_data->boot_mode == ACPI_S3) {
99 /* Waking from S3 and no cache. */
100 printk(BIOS_DEBUG,
101 "No MRC cache found in S3 resume path.\n");
102 post_code(POST_RESUME_FAILURE);
103 system_reset();
104 } else {
105 printk(BIOS_DEBUG, "No MRC cache found.\n");
106 }
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700107 }
108
Duncan Laurie61680272014-05-05 12:42:35 -0500109 /*
110 * Do not use saved pei data. Can be set by mainboard romstage
111 * to force a full train of memory on every boot.
112 */
113 if (pei_data->disable_saved_data) {
114 printk(BIOS_DEBUG, "Disabling PEI saved data by request\n");
115 pei_data->saved_data = NULL;
116 pei_data->saved_data_size = 0;
117 }
118
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700119 /* Determine if mrc.bin is in the cbfs. */
Arthur Heymans4d56a062018-12-22 16:11:52 +0100120 if (cbfs_locate_file_in_region(&f, "COREBOOT", "mrc.bin", &type) < 0)
121 die("mrc.bin not found!");
122 /* We don't care about leaking the mapping */
123 entry = (pei_wrapper_entry_t)rdev_mmap_full(&f.data);
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700124 if (entry == NULL) {
125 printk(BIOS_DEBUG, "Couldn't find mrc.bin\n");
126 return;
127 }
128
129 printk(BIOS_DEBUG, "Starting Memory Reference Code\n");
130
131 ret = entry(pei_data);
132 if (ret < 0)
133 die("pei_data version mismatch\n");
134
135 /* Print the MRC version after executing the UEFI PEI stage. */
Angel Pons430f1c52020-10-13 23:01:48 +0200136 u32 version = MCHBAR32(MRC_REVISION);
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700137 printk(BIOS_DEBUG, "MRC Version %d.%d.%d Build %d\n",
Angel Pons430f1c52020-10-13 23:01:48 +0200138 (version >> 24) & 0xff, (version >> 16) & 0xff,
139 (version >> 8) & 0xff, (version >> 0) & 0xff);
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700140
141 report_memory_config();
142
Aaron Durbin9e6d1432016-07-13 23:21:41 -0500143 if (pei_data->boot_mode != ACPI_S3) {
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700144 cbmem_initialize_empty();
Aaron Durbin42e68562015-06-09 13:55:51 -0500145 } else if (cbmem_initialize()) {
Aaron Durbin42e68562015-06-09 13:55:51 -0500146 printk(BIOS_DEBUG, "Failed to recover CBMEM in S3 resume.\n");
147 /* Failed S3 resume, reset to come up cleanly */
Patrick Rudolph45022ae2018-10-01 19:17:11 +0200148 system_reset();
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700149 }
150
151 printk(BIOS_DEBUG, "MRC data at %p %d bytes\n", pei_data->data_to_save,
152 pei_data->data_to_save_size);
153
154 if (pei_data->data_to_save != NULL && pei_data->data_to_save_size > 0)
Aaron Durbin31be2c92016-12-03 22:08:20 -0600155 mrc_cache_stash_data(MRC_TRAINING_DATA, 0,
156 pei_data->data_to_save,
157 pei_data->data_to_save_size);
Kane Chenebbb0d42014-07-28 10:54:40 -0700158
159 printk(BIOS_DEBUG, "create cbmem for dimm information\n");
160 mem_info = cbmem_add(CBMEM_ID_MEMINFO, sizeof(struct memory_info));
John Zhao317cbd62019-05-31 10:44:46 -0700161
162 if (!mem_info) {
163 printk(BIOS_ERR, "Error! Failed to add mem_info to cbmem\n");
164 return;
165 }
166
Matt DeVillier9aaf59a2018-05-27 21:51:49 -0500167 memset(mem_info, 0, sizeof(*mem_info));
168 /* Translate pei_memory_info struct data into memory_info struct */
169 mem_info->dimm_cnt = pei_data->meminfo.dimm_cnt;
170 for (int i = 0; i < MIN(DIMM_INFO_TOTAL, PEI_DIMM_INFO_TOTAL); i++) {
171 struct dimm_info *dimm = &mem_info->dimm[i];
172 const struct pei_dimm_info *pei_dimm =
173 &pei_data->meminfo.dimm[i];
174 dimm->dimm_size = pei_dimm->dimm_size;
175 dimm->ddr_type = pei_dimm->ddr_type;
176 dimm->ddr_frequency = pei_dimm->ddr_frequency;
177 dimm->rank_per_dimm = pei_dimm->rank_per_dimm;
178 dimm->channel_num = pei_dimm->channel_num;
179 dimm->dimm_num = pei_dimm->dimm_num;
180 dimm->bank_locator = pei_dimm->bank_locator;
181 memcpy(&dimm->serial, &pei_dimm->serial,
182 MIN(sizeof(dimm->serial), sizeof(pei_dimm->serial)));
183 memcpy(&dimm->module_part_number,
184 &pei_dimm->module_part_number,
185 MIN(sizeof(dimm->module_part_number),
186 sizeof(pei_dimm->module_part_number)));
187 dimm->module_part_number[DIMM_INFO_PART_NUMBER_SIZE - 1] = '\0';
188 dimm->mod_id = pei_dimm->mod_id;
189 dimm->mod_type = pei_dimm->mod_type;
190 dimm->bus_width = pei_dimm->bus_width;
191 }
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700192}