blob: f844a5283ec21bcc094460cb9a0ff0c49a7a20f8 [file] [log] [blame]
Youness Alaoui047475c2017-05-08 16:50:23 -04001chip soc/intel/skylake
2
Benjamin Doronac08c812020-04-04 05:58:54 +00003 # IGD Displays
4 register "gfx" = "GMA_STATIC_DISPLAYS(0)"
5
Michael Niewöhner97e21d32020-12-28 00:49:33 +01006 register "panel_cfg" = "{
7 .up_delay_ms = 200,
8 .down_delay_ms = 50,
9 .cycle_delay_ms = 500,
10 .backlight_on_delay_ms = 1,
11 .backlight_off_delay_ms = 200,
12 .backlight_pwm_hz = 200,
13 }"
14
Youness Alaoui047475c2017-05-08 16:50:23 -040015 register "deep_s3_enable_ac" = "0"
16 register "deep_s3_enable_dc" = "0"
Youness Alaouic5b96582017-06-19 20:47:27 -040017 register "deep_s5_enable_ac" = "0"
18 register "deep_s5_enable_dc" = "0"
Youness Alaoui047475c2017-05-08 16:50:23 -040019 register "deep_sx_config" = "DSX_EN_LAN_WAKE_PIN"
20
Youness Alaoui0601f1e2018-02-09 18:44:45 -050021 register "eist_enable" = "1"
Youness Alaoui0601f1e2018-02-09 18:44:45 -050022
Youness Alaouicb8f04d2018-03-02 16:12:04 -050023 # Set the Thermal Control Circuit (TCC) activaction value to 95C
24 # even though FSP integration guide says to set it to 100C for SKL-U
25 # (offset at 0), because when the TCC activates at 100C, the CPU
26 # will have already shut itself down from overheating protection.
27 register "tcc_offset" = "5" # TCC of 95C
28
Youness Alaoui047475c2017-05-08 16:50:23 -040029 # GPE configuration
30 # Note that GPE events called out in ASL code rely on this
31 # route. i.e. If this route changes then the affected GPE
32 # offset bits also need to be changed.
Youness Alaoui34a30a62017-05-25 13:25:41 -050033 register "gpe0_dw0" = "GPP_C"
Youness Alaoui047475c2017-05-08 16:50:23 -040034 register "gpe0_dw1" = "GPP_D"
35 register "gpe0_dw2" = "GPP_E"
36
Youness Alaoui6aa28d92018-03-13 16:53:30 -040037 # EC host command ranges are in 0x380-0x383 & 0x80-0x8f
38 register "gen1_dec" = "0x00000381"
Youness Alaoui047475c2017-05-08 16:50:23 -040039
Youness Alaoui3f42a26b2018-03-20 18:32:23 -040040 # Disable DPTF
41 register "dptf_enable" = "0"
Youness Alaoui047475c2017-05-08 16:50:23 -040042
43 # FSP Configuration
Youness Alaoui047475c2017-05-08 16:50:23 -040044 register "SataSalpSupport" = "0"
Youness Alaoui9d8cd502017-05-25 15:30:35 -050045 register "SataPortsEnable[0]" = "1"
Youness Alaouic5b96582017-06-19 20:47:27 -040046 register "SataPortsEnable[1]" = "0"
Youness Alaoui9d8cd502017-05-25 15:30:35 -050047 register "SataPortsEnable[2]" = "1"
Youness Alaouic5b96582017-06-19 20:47:27 -040048 register "SataPortsDevSlp[0]" = "0"
49 register "SataPortsDevSlp[2]" = "0"
Youness Alaouieacac202017-05-17 17:16:09 -040050 register "DspEnable" = "0"
51 register "IoBufferOwnership" = "0"
Youness Alaoui047475c2017-05-08 16:50:23 -040052 register "SsicPortEnable" = "0"
Youness Alaoui9d8cd502017-05-25 15:30:35 -050053 register "ScsEmmcHs400Enabled" = "0"
Youness Alaoui047475c2017-05-08 16:50:23 -040054 register "SkipExtGfxScan" = "1"
Angel Pons6fadde02021-04-04 16:11:53 +020055 register "SaGv" = "SaGv_Enabled"
Elyes HAOUASb0f19882018-06-09 11:59:00 +020056 register "PmConfigSlpS3MinAssert" = "2" # 50ms
57 register "PmConfigSlpS4MinAssert" = "1" # 1s
58 register "PmConfigSlpSusMinAssert" = "3" # 500ms
59 register "PmConfigSlpAMinAssert" = "3" # 2s
Youness Alaoui047475c2017-05-08 16:50:23 -040060
Nico Huber44e89af2019-02-23 19:24:51 +010061 # EC/KBC requires continuous mode
62 register "serirq_mode" = "SERIRQ_CONTINUOUS"
63
Matt DeVillierfb1cd092017-06-22 15:54:07 -040064 # VR Settings Configuration for 4 Domains
Youness Alaoui3f42a26b2018-03-20 18:32:23 -040065 #+----------------+-----------+-----------+-------------+----------+
66 #| Domain/Setting | SA | IA | GT Unsliced | GT |
67 #+----------------+-----------+-----------+-------------+----------+
68 #| Psi1Threshold | 20A | 20A | 20A | 20A |
69 #| Psi2Threshold | 4A | 5A | 5A | 5A |
70 #| Psi3Threshold | 1A | 1A | 1A | 1A |
71 #| Psi3Enable | 1 | 1 | 1 | 1 |
72 #| Psi4Enable | 1 | 1 | 1 | 1 |
73 #| ImonSlope | 0 | 0 | 0 | 0 |
74 #| ImonOffset | 0 | 0 | 0 | 0 |
75 #| IccMax | 7A | 34A | 35A | 35A |
76 #| VrVoltageLimit | 1.52V | 1.52V | 1.52V | 1.52V |
77 #| AC LoadLine | 15 mOhm | 5.7 mOhm | 5.2 mOhm | 5.2 mOhm |
78 #| DC LoadLine | 14.3 mOhm | 4.83 mOhm | 4.2 mOhm | 4.2 mOhm |
79 #+----------------+-----------+-----------+-------------+----------+
Youness Alaoui047475c2017-05-08 16:50:23 -040080 register "domain_vr_config[VR_SYSTEM_AGENT]" = "{
81 .vr_config_enable = 1,
82 .psi1threshold = VR_CFG_AMP(20),
83 .psi2threshold = VR_CFG_AMP(4),
84 .psi3threshold = VR_CFG_AMP(1),
85 .psi3enable = 1,
86 .psi4enable = 1,
87 .imon_slope = 0x0,
88 .imon_offset = 0x0,
89 .icc_max = VR_CFG_AMP(7),
90 .voltage_limit = 1520,
Youness Alaoui3f42a26b2018-03-20 18:32:23 -040091 .ac_loadline = 1500,
92 .dc_loadline = 1430,
Youness Alaoui047475c2017-05-08 16:50:23 -040093 }"
94
95 register "domain_vr_config[VR_IA_CORE]" = "{
96 .vr_config_enable = 1,
97 .psi1threshold = VR_CFG_AMP(20),
98 .psi2threshold = VR_CFG_AMP(5),
99 .psi3threshold = VR_CFG_AMP(1),
100 .psi3enable = 1,
101 .psi4enable = 1,
102 .imon_slope = 0x0,
103 .imon_offset = 0x0,
104 .icc_max = VR_CFG_AMP(34),
105 .voltage_limit = 1520,
Youness Alaoui3f42a26b2018-03-20 18:32:23 -0400106 .ac_loadline = 570,
107 .dc_loadline = 483,
Youness Alaoui047475c2017-05-08 16:50:23 -0400108 }"
109
Youness Alaoui047475c2017-05-08 16:50:23 -0400110 register "domain_vr_config[VR_GT_UNSLICED]" = "{
111 .vr_config_enable = 1,
112 .psi1threshold = VR_CFG_AMP(20),
113 .psi2threshold = VR_CFG_AMP(5),
114 .psi3threshold = VR_CFG_AMP(1),
115 .psi3enable = 1,
116 .psi4enable = 1,
117 .imon_slope = 0x0,
118 .imon_offset = 0x0,
119 .icc_max = VR_CFG_AMP(35),
120 .voltage_limit = 1520,
Youness Alaoui3f42a26b2018-03-20 18:32:23 -0400121 .ac_loadline = 520,
122 .dc_loadline = 420,
Youness Alaoui047475c2017-05-08 16:50:23 -0400123 }"
124
125 register "domain_vr_config[VR_GT_SLICED]" = "{
126 .vr_config_enable = 1,
127 .psi1threshold = VR_CFG_AMP(20),
128 .psi2threshold = VR_CFG_AMP(5),
129 .psi3threshold = VR_CFG_AMP(1),
130 .psi3enable = 1,
131 .psi4enable = 1,
132 .imon_slope = 0x0,
133 .imon_offset = 0x0,
134 .icc_max = VR_CFG_AMP(35),
135 .voltage_limit = 1520,
Youness Alaoui3f42a26b2018-03-20 18:32:23 -0400136 .ac_loadline = 520,
137 .dc_loadline = 420,
Youness Alaoui047475c2017-05-08 16:50:23 -0400138 }"
139
Youness Alaouidebb7852017-05-25 15:40:13 -0500140 # Enable Root Ports 5 and 9
141 register "PcieRpEnable[4]" = "1"
142 register "PcieRpEnable[8]" = "1"
Youness Alaoui047475c2017-05-08 16:50:23 -0400143
Matt DeVillier2ae27422017-05-25 15:53:29 -0500144 # PL2 override 25W
Sumeet R Pawnikar97c54642020-05-10 01:24:11 +0530145 register "power_limits_config" = "{
146 .tdp_pl2_override = 25,
147 }"
Youness Alaoui047475c2017-05-08 16:50:23 -0400148
Matt DeVillier2ae27422017-05-25 15:53:29 -0500149 # Send an extra VR mailbox command for the PS4 exit issue
150 register "SendVrMbxCmd" = "2"
Youness Alaoui047475c2017-05-08 16:50:23 -0400151
Youness Alaoui047475c2017-05-08 16:50:23 -0400152 device domain 0 on
Felix Singer13ee2e62023-11-12 18:29:57 +0000153 device ref igpu on end
154 device ref sa_thermal on end
155 device ref south_xhci on end
156 device ref south_xdci on end
157 device ref thermal on end
158 device ref sata on end
Jonathon Hall5fe0f902024-01-18 13:49:58 -0500159 device ref pcie_rp5 on end
Felix Singer13ee2e62023-11-12 18:29:57 +0000160 device ref pcie_rp9 on end
161 device ref lpc_espi on
Elyes HAOUASb0f19882018-06-09 11:59:00 +0200162 chip drivers/pc80/tpm
163 device pnp 0c31.0 on end
164 end
Felix Singer13ee2e62023-11-12 18:29:57 +0000165 end
166 device ref hda on end
167 device ref smbus on end
168 device ref fast_spi on end
Youness Alaoui047475c2017-05-08 16:50:23 -0400169 end
170end