blob: cc4435815895f31b49a4292f5e5d9e78902ecfea [file] [log] [blame]
Felix Held3c44c622022-01-10 20:57:29 +01001# SPDX-License-Identifier: BSD-3-Clause
2
Jon Murphy4f732422022-08-05 15:43:44 -06003ifeq ($(CONFIG_SOC_AMD_MENDOCINO),y)
Felix Held3c44c622022-01-10 20:57:29 +01004
5subdirs-$(CONFIG_VBOOT_STARTS_BEFORE_BOOTBLOCK) += psp_verstage
6
7# Beware that all-y also adds the compilation unit to verstage on PSP
Felix Held3c44c622022-01-10 20:57:29 +01008all-y += aoac.c
Felix Held46cd1b52023-04-01 01:21:27 +02009all-y += config.c
10all-y += i2c.c
Felix Held3c44c622022-01-10 20:57:29 +010011
Felix Heldf008e0a2023-04-01 01:31:24 +020012# all_x86-y adds the compilation unit to all stages that run on the x86 cores
13all_x86-y += gpio.c
14all_x86-y += uart.c
15
Felix Held3c44c622022-01-10 20:57:29 +010016bootblock-y += early_fch.c
Raul E Rangeld0b059f2022-03-24 17:04:11 -060017bootblock-y += espi_util.c
Felix Held3c44c622022-01-10 20:57:29 +010018
Karthikeyan Ramasubramaniana99c9e32022-07-14 14:52:00 -060019verstage-y += espi_util.c
Felix Held3c44c622022-01-10 20:57:29 +010020
21romstage-y += fsp_m_params.c
Felix Held3c44c622022-01-10 20:57:29 +010022
23ramstage-y += acpi.c
Felix Held3c44c622022-01-10 20:57:29 +010024ramstage-y += chip.c
Felix Held3c44c622022-01-10 20:57:29 +010025ramstage-y += cpu.c
Felix Held3c44c622022-01-10 20:57:29 +010026ramstage-y += fch.c
Jason Glenesk60875b42023-03-16 15:28:10 -070027ramstage-y += fsp_misc_data_hob.c
Felix Held3c44c622022-01-10 20:57:29 +010028ramstage-y += fsp_s_params.c
Felix Held3c44c622022-01-10 20:57:29 +010029ramstage-y += mca.c
Felix Held3c44c622022-01-10 20:57:29 +010030ramstage-y += root_complex.c
Felix Held3c44c622022-01-10 20:57:29 +010031ramstage-y += xhci.c
Grzegorz Bernackidd50efd2023-04-05 10:46:08 +000032ramstage-y += manifest.c
Felix Held3c44c622022-01-10 20:57:29 +010033
34smm-y += gpio.c
35smm-y += smihandler.c
Felix Held3c44c622022-01-10 20:57:29 +010036smm-$(CONFIG_DEBUG_SMI) += uart.c
37
Jon Murphy4f732422022-08-05 15:43:44 -060038CPPFLAGS_common += -I$(src)/soc/amd/mendocino/include
39CPPFLAGS_common += -I$(src)/soc/amd/mendocino/acpi
40CPPFLAGS_common += -I$(src)/vendorcode/amd/fsp/mendocino
Konrad Adamczyk86dfcb82023-06-28 12:23:08 +000041CPPFLAGS_common += -I$(src)/vendorcode/amd/fsp/common
Felix Held3c44c622022-01-10 20:57:29 +010042
Karthikeyan Ramasubramanian3167fb72023-10-16 14:53:57 -060043# Building the cbfs image will fail if the offset, aligned to 64 bytes, isn't large enough
44ifeq ($(CONFIG_CBFS_VERIFICATION),y)
45# 0x80 accounts for the cbfs_file struct + filename + metadata structs
Karthikeyan Ramasubramaniane30e4f52022-08-16 17:39:41 -060046AMD_FW_AB_POSITION := 0x80
Karthikeyan Ramasubramanian3167fb72023-10-16 14:53:57 -060047else # ($(CONFIG_CBFS_VERIFICATION), y)
48# 0x40 accounts for the cbfs_file struct + filename + metadata structs without hash attribute
49AMD_FW_AB_POSITION := 0x40
50endif # ($(CONFIG_CBFS_VERIFICATION), y)
Robert Ziebab26d0052022-01-24 16:37:47 -070051
Jon Murphy4f732422022-08-05 15:43:44 -060052MENDOCINO_FW_A_POSITION=$(call int-add, \
Matt DeVillier163dbdd2023-06-29 16:56:09 -050053 $(call get_fmap_value,FMAP_SECTION_FW_MAIN_A_START) $(AMD_FW_AB_POSITION))
Felix Held3c44c622022-01-10 20:57:29 +010054
Jon Murphy4f732422022-08-05 15:43:44 -060055MENDOCINO_FW_B_POSITION=$(call int-add, \
Matt DeVillier163dbdd2023-06-29 16:56:09 -050056 $(call get_fmap_value,FMAP_SECTION_FW_MAIN_B_START) $(AMD_FW_AB_POSITION))
Karthikeyan Ramasubramanian716c8f02022-12-15 14:57:05 -070057
58MENDOCINO_FW_BODY_OFFSET := 0x100
59
Felix Held3c44c622022-01-10 20:57:29 +010060#
61# PSP Directory Table items
62#
63# Certain ordering requirements apply, however these are ensured by amdfwtool.
64# For more information see "AMD Platform Security Processor BIOS Architecture
65# Design Guide for AMD Family 17h Processors" (PID #55758, NDA only).
66#
67
Felix Held3c44c622022-01-10 20:57:29 +010068ifeq ($(CONFIG_PSP_DISABLE_POSTCODES),y)
69PSP_SOFTFUSE_BITS += 7
70endif
71
Felix Held3c44c622022-01-10 20:57:29 +010072ifeq ($(CONFIG_PSP_UNLOCK_SECURE_DEBUG),y)
73# Enable secure debug unlock
74PSP_SOFTFUSE_BITS += 0
75OPT_TOKEN_UNLOCK="--token-unlock"
76endif
77
78ifeq ($(CONFIG_PSP_LOAD_MP2_FW),y)
79OPT_PSP_LOAD_MP2_FW="--load-mp2-fw"
80else
81# Disable MP2 firmware loading
82PSP_SOFTFUSE_BITS += 29
83endif
84
Felix Held3c44c622022-01-10 20:57:29 +010085# Use additional Soft Fuse bits specified in Kconfig
86PSP_SOFTFUSE_BITS += $(call strip_quotes, $(CONFIG_PSP_SOFTFUSE_BITS))
Karthikeyan Ramasubramaniane7287662023-09-19 15:28:23 -060087PSP_RO_SOFTFUSE_BITS=$(PSP_SOFTFUSE_BITS)
Felix Held3c44c622022-01-10 20:57:29 +010088
89# type = 0x3a
90ifeq ($(CONFIG_HAVE_PSP_WHITELIST_FILE),y)
91PSP_WHITELIST_FILE=$(CONFIG_PSP_WHITELIST_FILE)
92endif
93
Karthikeyan Ramasubramanian8ee94292022-04-01 17:21:14 -060094# type = 0x55
Karthikeyan Ramasubramanian8ee94292022-04-01 17:21:14 -060095SPL_TABLE_FILE=$(CONFIG_SPL_TABLE_FILE)
Felix Held40a38cc2022-09-12 16:18:45 +020096ifeq ($(CONFIG_HAVE_SPL_RW_AB_FILE),y)
97SPL_RW_AB_TABLE_FILE=$(CONFIG_SPL_RW_AB_TABLE_FILE)
98else
99SPL_RW_AB_TABLE_FILE=$(CONFIG_SPL_TABLE_FILE)
100endif
Karthikeyan Ramasubramanian8ee94292022-04-01 17:21:14 -0600101
Felix Held3c44c622022-01-10 20:57:29 +0100102#
103# BIOS Directory Table items - proper ordering is managed by amdfwtool
104#
105
106# type = 0x60
107PSP_APCB_FILES=$(APCB_SOURCES) $(APCB_SOURCES_RECOVERY)
108
109# type = 0x61
110PSP_APOB_BASE=$(CONFIG_PSP_APOB_DRAM_ADDRESS)
111
112# type = 0x62
113PSP_BIOSBIN_FILE=$(obj)/amd_biospsp.img
114PSP_ELF_FILE=$(objcbfs)/bootblock.elf
Felix Held3b89c952022-11-22 20:02:46 +0100115PSP_BIOSBIN_SIZE=$(shell $(READELF_bootblock) -Wl $(PSP_ELF_FILE) | grep LOAD | awk '{print $$5}')
116PSP_BIOSBIN_DEST=$(shell $(READELF_bootblock) -Wl $(PSP_ELF_FILE) | grep LOAD | awk '{print $$3}')
Felix Held3c44c622022-01-10 20:57:29 +0100117
Fred Reitberger2a1fc732023-07-17 09:09:42 -0400118ifneq ($(CONFIG_SOC_AMD_COMMON_BLOCK_APOB_NV_DISABLE),y)
Felix Held3c44c622022-01-10 20:57:29 +0100119# type = 0x63 - construct APOB NV base/size from flash map
120# The flashmap section used for this is expected to be named RW_MRC_CACHE
Matt DeVillier163dbdd2023-06-29 16:56:09 -0500121APOB_NV_SIZE=$(call get_fmap_value,FMAP_SECTION_RW_MRC_CACHE_SIZE)
122APOB_NV_BASE=$(call get_fmap_value,FMAP_SECTION_RW_MRC_CACHE_START)
Felix Held3c44c622022-01-10 20:57:29 +0100123
Karthikeyan Ramasubramanianb9a62232023-02-23 15:53:59 -0700124ifeq ($(CONFIG_HAS_RECOVERY_MRC_CACHE),y)
125# On boards with recovery MRC cache, point type 0x63 entry to RECOVERY_MRC_CACHE.
126# Else use RW_MRC_CACHE. This entry will be added in the RO section.
Matt DeVillier163dbdd2023-06-29 16:56:09 -0500127APOB_NV_RO_SIZE=$(call get_fmap_value,FMAP_SECTION_RECOVERY_MRC_CACHE_SIZE)
128APOB_NV_RO_BASE=$(call get_fmap_value,FMAP_SECTION_RECOVERY_MRC_CACHE_START)
Karthikeyan Ramasubramanianb9a62232023-02-23 15:53:59 -0700129else
130APOB_NV_RO_SIZE=$(APOB_NV_SIZE)
131APOB_NV_RO_BASE=$(APOB_NV_BASE)
132endif
Fred Reitberger2a1fc732023-07-17 09:09:42 -0400133endif # !CONFIG_SOC_AMD_COMMON_BLOCK_APOB_NV_DISABLE
Karthikeyan Ramasubramanianb9a62232023-02-23 15:53:59 -0700134
Felix Held3c44c622022-01-10 20:57:29 +0100135ifeq ($(CONFIG_VBOOT_STARTS_BEFORE_BOOTBLOCK),y)
136# type = 0x6B - PSP Shared memory location
137ifneq ($(CONFIG_PSP_SHAREDMEM_SIZE),0x0)
138PSP_SHAREDMEM_SIZE=$(CONFIG_PSP_SHAREDMEM_SIZE)
139PSP_SHAREDMEM_BASE=$(shell awk '$$3 == "_psp_sharedmem_dram" {printf "0x" $$1}' $(objcbfs)/bootblock.map)
140endif
141
142# type = 0x52 - PSP Bootloader Userspace Application (verstage)
143PSP_VERSTAGE_FILE=$(call strip_quotes,$(CONFIG_PSP_VERSTAGE_FILE))
144PSP_VERSTAGE_SIG_FILE=$(call strip_quotes,$(CONFIG_PSP_VERSTAGE_SIGNING_TOKEN))
145endif # CONFIG_VBOOT_STARTS_BEFORE_BOOTBLOCK
146
Karthikeyan Ramasubramanian6e443642022-08-25 16:13:17 -0600147ifeq ($(CONFIG_SEPARATE_SIGNED_PSPFW),y)
148SIGNED_AMDFW_A_POSITION=$(call int-subtract, \
Matt DeVillier163dbdd2023-06-29 16:56:09 -0500149 $(call get_fmap_value,FMAP_SECTION_SIGNED_AMDFW_A_START) \
150 $(call get_fmap_value,FMAP_SECTION_FLASH_START))
Karthikeyan Ramasubramanian6e443642022-08-25 16:13:17 -0600151SIGNED_AMDFW_B_POSITION=$(call int-subtract, \
Matt DeVillier163dbdd2023-06-29 16:56:09 -0500152 $(call get_fmap_value,FMAP_SECTION_SIGNED_AMDFW_B_START) \
153 $(call get_fmap_value,FMAP_SECTION_FLASH_START))
Zheng Bao69ea83c2023-01-22 21:08:18 +0800154SIGNED_AMDFW_A_FILE=$(obj)/amdfw_a.rom.body.signed
155SIGNED_AMDFW_B_FILE=$(obj)/amdfw_b.rom.body.signed
Karthikeyan Ramasubramanian6e443642022-08-25 16:13:17 -0600156endif # CONFIG_SEPARATE_SIGNED_PSPFW
157
Felix Held3c44c622022-01-10 20:57:29 +0100158# Helper function to return a value with given bit set
159# Soft Fuse type = 0xb - See #55758 (NDA) for bit definitions.
160set-bit=$(call int-shift-left, 1 $(call _toint,$1))
161PSP_SOFTFUSE=$(shell A=$(call int-add, \
Matt DeVillier0daefa52023-10-30 20:58:41 -0500162 $(foreach bit,$(sort $(PSP_SOFTFUSE_BITS)),$(call set-bit,$(bit)))); printf "0x%x" $$A)
Karthikeyan Ramasubramaniane7287662023-09-19 15:28:23 -0600163PSP_RO_SOFTFUSE=$(shell A=$(call int-add, \
Matt DeVillier0daefa52023-10-30 20:58:41 -0500164 $(foreach bit,$(sort $(PSP_RO_SOFTFUSE_BITS)),$(call set-bit,$(bit)))); printf "0x%x" $$A)
Felix Held3c44c622022-01-10 20:57:29 +0100165
166#
167# Build the arguments to amdfwtool (order is unimportant). Missing file names
168# result in empty OPT_ variables, i.e. the argument is not passed to amdfwtool.
169#
170
171add_opt_prefix=$(if $(call strip_quotes, $(1)), $(2) $(call strip_quotes, $(1)), )
172
173OPT_VERSTAGE_FILE=$(call add_opt_prefix, $(PSP_VERSTAGE_FILE), --verstage)
174OPT_VERSTAGE_SIG_FILE=$(call add_opt_prefix, $(PSP_VERSTAGE_SIG_FILE), --verstage_sig)
175
176OPT_PSP_APCB_FILES= $(if $(APCB_SOURCES), --instance 0 --apcb $(APCB_SOURCES)) \
177 $(if $(APCB_SOURCES_RECOVERY), --instance 10 --apcb $(APCB_SOURCES_RECOVERY)) \
178 $(if $(APCB_SOURCES_68), --instance 18 --apcb $(APCB_SOURCES_68))
179
180OPT_APOB_ADDR=$(call add_opt_prefix, $(PSP_APOB_BASE), --apob-base)
181OPT_PSP_BIOSBIN_FILE=$(call add_opt_prefix, $(PSP_BIOSBIN_FILE), --bios-bin)
182OPT_PSP_BIOSBIN_DEST=$(call add_opt_prefix, $(PSP_BIOSBIN_DEST), --bios-bin-dest)
183OPT_PSP_BIOSBIN_SIZE=$(call add_opt_prefix, $(PSP_BIOSBIN_SIZE), --bios-uncomp-size)
184
185OPT_PSP_SHAREDMEM_BASE=$(call add_opt_prefix, $(PSP_SHAREDMEM_BASE), --sharedmem)
186OPT_PSP_SHAREDMEM_SIZE=$(call add_opt_prefix, $(PSP_SHAREDMEM_SIZE), --sharedmem-size)
187OPT_APOB_NV_SIZE=$(call add_opt_prefix, $(APOB_NV_SIZE), --apob-nv-size)
188OPT_APOB_NV_BASE=$(call add_opt_prefix, $(APOB_NV_BASE),--apob-nv-base)
Karthikeyan Ramasubramanianb9a62232023-02-23 15:53:59 -0700189OPT_APOB_NV_RO_SIZE=$(call add_opt_prefix, $(APOB_NV_RO_SIZE), --apob-nv-size)
190OPT_APOB_NV_RO_BASE=$(call add_opt_prefix, $(APOB_NV_RO_BASE),--apob-nv-base)
Felix Held3c44c622022-01-10 20:57:29 +0100191OPT_EFS_SPI_READ_MODE=$(call add_opt_prefix, $(CONFIG_EFS_SPI_READ_MODE), --spi-read-mode)
192OPT_EFS_SPI_SPEED=$(call add_opt_prefix, $(CONFIG_EFS_SPI_SPEED), --spi-speed)
193OPT_EFS_SPI_MICRON_FLAG=$(call add_opt_prefix, $(CONFIG_EFS_SPI_MICRON_FLAG), --spi-micron-flag)
194
Karthikeyan Ramasubramanian6e443642022-08-25 16:13:17 -0600195OPT_SIGNED_AMDFW_A_POSITION=$(call add_opt_prefix, $(SIGNED_AMDFW_A_POSITION), --signed-addr)
196OPT_SIGNED_AMDFW_A_FILE=$(call add_opt_prefix, $(SIGNED_AMDFW_A_FILE), --signed-output)
197OPT_SIGNED_AMDFW_B_POSITION=$(call add_opt_prefix, $(SIGNED_AMDFW_B_POSITION), --signed-addr)
198OPT_SIGNED_AMDFW_B_FILE=$(call add_opt_prefix, $(SIGNED_AMDFW_B_FILE), --signed-output)
199
Felix Held3c44c622022-01-10 20:57:29 +0100200OPT_PSP_SOFTFUSE=$(call add_opt_prefix, $(PSP_SOFTFUSE), --soft-fuse)
Karthikeyan Ramasubramaniane7287662023-09-19 15:28:23 -0600201OPT_PSP_RO_SOFTFUSE=$(call add_opt_prefix, $(PSP_RO_SOFTFUSE), --soft-fuse)
Felix Held3c44c622022-01-10 20:57:29 +0100202
203OPT_WHITELIST_FILE=$(call add_opt_prefix, $(PSP_WHITELIST_FILE), --whitelist)
Karthikeyan Ramasubramanian8ee94292022-04-01 17:21:14 -0600204OPT_SPL_TABLE_FILE=$(call add_opt_prefix, $(SPL_TABLE_FILE), --spl-table)
Felix Held40a38cc2022-09-12 16:18:45 +0200205OPT_SPL_RW_AB_TABLE_FILE=$(call add_opt_prefix, $(SPL_RW_AB_TABLE_FILE), --spl-table)
Felix Held3c44c622022-01-10 20:57:29 +0100206
Karthikeyan Ramasubramanian176b5632022-04-08 17:40:50 -0600207# If vboot uses 2 RW slots, then 2 copies of PSP binaries are redundant
208OPT_RECOVERY_AB_SINGLE_COPY=$(if $(CONFIG_VBOOT_SLOTS_RW_AB), --recovery-ab-single-copy)
209
Grzegorz Bernacki92321512023-04-05 10:41:02 +0000210MANIFEST_FILE=$(obj)/amdfw_manifest
211OPT_MANIFEST=$(call add_opt_prefix, $(MANIFEST_FILE), --output-manifest)
212
Felix Held3c44c622022-01-10 20:57:29 +0100213AMDFW_COMMON_ARGS=$(OPT_PSP_APCB_FILES) \
214 $(OPT_APOB_ADDR) \
Martin Roth0acf59d2023-03-08 15:18:24 -0700215 $(OPT_DEBUG_AMDFWTOOL) \
Felix Held3c44c622022-01-10 20:57:29 +0100216 $(OPT_PSP_BIOSBIN_FILE) \
217 $(OPT_PSP_BIOSBIN_DEST) \
218 $(OPT_PSP_BIOSBIN_SIZE) \
Felix Held3c44c622022-01-10 20:57:29 +0100219 --use-pspsecureos \
220 --load-s0i3 \
Felix Held3c44c622022-01-10 20:57:29 +0100221 $(OPT_TOKEN_UNLOCK) \
222 $(OPT_WHITELIST_FILE) \
223 $(OPT_PSP_SHAREDMEM_BASE) \
224 $(OPT_PSP_SHAREDMEM_SIZE) \
225 $(OPT_EFS_SPI_READ_MODE) \
226 $(OPT_EFS_SPI_SPEED) \
227 $(OPT_EFS_SPI_MICRON_FLAG) \
228 --config $(CONFIG_AMDFW_CONFIG_FILE) \
Karthikeyan Ramasubramanian176b5632022-04-08 17:40:50 -0600229 --flashsize $(CONFIG_ROM_SIZE) \
230 $(OPT_RECOVERY_AB_SINGLE_COPY)
Felix Held3c44c622022-01-10 20:57:29 +0100231
Martin Roth0f4b2b62023-03-08 20:21:48 -0700232# If vBOOT is not enabled, we want the MP2 firmware in the common AMDFW
233ifeq ($(CONFIG_VBOOT),)
234AMDFW_COMMON_ARGS += $(OPT_PSP_LOAD_MP2_FW)
235OPT_PSP_LOAD_MP2_FW =
Karthikeyan Ramasubramaniane7287662023-09-19 15:28:23 -0600236else
237# Disable MP2 FW loading in VBOOT RO
238PSP_RO_SOFTFUSE_BITS += 29
Martin Roth0f4b2b62023-03-08 20:21:48 -0700239endif
240
Felix Held3c44c622022-01-10 20:57:29 +0100241$(obj)/amdfw.rom: $(call strip_quotes, $(PSP_BIOSBIN_FILE)) \
242 $(PSP_VERSTAGE_FILE) \
243 $(PSP_VERSTAGE_SIG_FILE) \
244 $$(PSP_APCB_FILES) \
245 $(DEP_FILES) \
246 $(AMDFWTOOL) \
247 $(obj)/fmap_config.h \
248 $(objcbfs)/bootblock.elf # this target also creates the .map file
Felix Held3c44c622022-01-10 20:57:29 +0100249 rm -f $@
250 @printf " AMDFWTOOL $(subst $(obj)/,,$(@))\n"
251 $(AMDFWTOOL) \
252 $(AMDFW_COMMON_ARGS) \
Karthikeyan Ramasubramanianb9a62232023-02-23 15:53:59 -0700253 $(OPT_APOB_NV_RO_SIZE) \
254 $(OPT_APOB_NV_RO_BASE) \
Felix Held3c44c622022-01-10 20:57:29 +0100255 $(OPT_VERSTAGE_FILE) \
256 $(OPT_VERSTAGE_SIG_FILE) \
Felix Held40a38cc2022-09-12 16:18:45 +0200257 $(OPT_SPL_TABLE_FILE) \
Grzegorz Bernacki92321512023-04-05 10:41:02 +0000258 $(OPT_MANIFEST) \
Karthikeyan Ramasubramaniane7287662023-09-19 15:28:23 -0600259 $(OPT_PSP_RO_SOFTFUSE) \
Zheng Bao6bc06982023-02-14 13:26:31 +0800260 --location $(CONFIG_AMD_FWM_POSITION) \
Felix Held3c44c622022-01-10 20:57:29 +0100261 --output $@
262
Karthikeyan Ramasubramanian0a0e7512022-09-21 00:41:04 -0600263ifeq ($(CONFIG_CBFS_VERIFICATION)$(CONFIG_VBOOT_STARTS_IN_BOOTBLOCK),yy)
264$(PSP_BIOSBIN_FILE): $(PSP_ELF_FILE)
265 rm -f $@
266 $(OBJCOPY_bootblock) -O binary $< $@
267else
Felix Held3c44c622022-01-10 20:57:29 +0100268$(PSP_BIOSBIN_FILE): $(PSP_ELF_FILE) $(AMDCOMPRESS)
269 rm -f $@
270 @printf " AMDCOMPRS $(subst $(obj)/,,$(@))\n"
271 $(AMDCOMPRESS) --infile $(PSP_ELF_FILE) --outfile $@ --compress \
272 --maxsize $(PSP_BIOSBIN_SIZE)
Karthikeyan Ramasubramanian0a0e7512022-09-21 00:41:04 -0600273endif
Felix Held3c44c622022-01-10 20:57:29 +0100274
275$(obj)/amdfw_a.rom: $(obj)/amdfw.rom
276 rm -f $@
277 @printf " AMDFWTOOL $(subst $(obj)/,,$(@))\n"
278 $(AMDFWTOOL) \
279 $(AMDFW_COMMON_ARGS) \
280 $(OPT_APOB_NV_SIZE) \
281 $(OPT_APOB_NV_BASE) \
Felix Held40a38cc2022-09-12 16:18:45 +0200282 $(OPT_SPL_RW_AB_TABLE_FILE) \
Karthikeyan Ramasubramanian6e443642022-08-25 16:13:17 -0600283 $(OPT_SIGNED_AMDFW_A_POSITION) \
284 $(OPT_SIGNED_AMDFW_A_FILE) \
Martin Roth0f4b2b62023-03-08 20:21:48 -0700285 $(OPT_PSP_LOAD_MP2_FW) \
Karthikeyan Ramasubramaniane7287662023-09-19 15:28:23 -0600286 $(OPT_PSP_SOFTFUSE) \
Fred Reitbergere66ce2f2023-07-05 15:43:19 -0400287 --location $(call _tohex,$(MENDOCINO_FW_A_POSITION)) \
288 --body-location $(call _tohex,$$(($(MENDOCINO_FW_A_POSITION) + $(MENDOCINO_FW_BODY_OFFSET)))) \
Felix Held3c44c622022-01-10 20:57:29 +0100289 --anywhere \
Felix Held3c44c622022-01-10 20:57:29 +0100290 --output $@
291
292$(obj)/amdfw_b.rom: $(obj)/amdfw.rom
293 rm -f $@
294 @printf " AMDFWTOOL $(subst $(obj)/,,$(@))\n"
295 $(AMDFWTOOL) \
296 $(AMDFW_COMMON_ARGS) \
297 $(OPT_APOB_NV_SIZE) \
298 $(OPT_APOB_NV_BASE) \
Felix Held40a38cc2022-09-12 16:18:45 +0200299 $(OPT_SPL_RW_AB_TABLE_FILE) \
Karthikeyan Ramasubramanian6e443642022-08-25 16:13:17 -0600300 $(OPT_SIGNED_AMDFW_B_POSITION) \
301 $(OPT_SIGNED_AMDFW_B_FILE) \
Martin Roth0f4b2b62023-03-08 20:21:48 -0700302 $(OPT_PSP_LOAD_MP2_FW) \
Karthikeyan Ramasubramaniane7287662023-09-19 15:28:23 -0600303 $(OPT_PSP_SOFTFUSE) \
Fred Reitbergere66ce2f2023-07-05 15:43:19 -0400304 --location $(call _tohex,$(MENDOCINO_FW_B_POSITION)) \
305 --body-location $(call _tohex,$$(($(MENDOCINO_FW_B_POSITION) + $(MENDOCINO_FW_BODY_OFFSET)))) \
Felix Held3c44c622022-01-10 20:57:29 +0100306 --anywhere \
Felix Held3c44c622022-01-10 20:57:29 +0100307 --output $@
308
Zheng Bao69ea83c2023-01-22 21:08:18 +0800309$(obj)/amdfw_a.rom.body: $(obj)/amdfw_a.rom
310$(obj)/amdfw_b.rom.body: $(obj)/amdfw_b.rom
Felix Held3c44c622022-01-10 20:57:29 +0100311
Grzegorz Bernacki92321512023-04-05 10:41:02 +0000312$(MANIFEST_FILE): $(obj)/amdfw.rom
313cbfs-files-y += amdfw_manifest
314amdfw_manifest-file := $(MANIFEST_FILE)
315amdfw_manifest-type := raw
316
Matt DeVillierf9fea862022-10-04 16:41:28 -0500317ifeq ($(CONFIG_VBOOT_SLOTS_RW_A)$(CONFIG_VBOOT_STARTS_BEFORE_BOOTBLOCK),yy)
Felix Held3c44c622022-01-10 20:57:29 +0100318cbfs-files-y += apu/amdfw_a
Zheng Bao69ea83c2023-01-22 21:08:18 +0800319apu/amdfw_a-file := $(obj)/amdfw_a.rom
Robert Ziebab26d0052022-01-24 16:37:47 -0700320apu/amdfw_a-position := $(AMD_FW_AB_POSITION)
Felix Held3c44c622022-01-10 20:57:29 +0100321apu/amdfw_a-type := raw
Karthikeyan Ramasubramanian716c8f02022-12-15 14:57:05 -0700322
323cbfs-files-y += apu/amdfw_a_body
Zheng Bao69ea83c2023-01-22 21:08:18 +0800324apu/amdfw_a_body-file := $(obj)/amdfw_a.rom.body
Karthikeyan Ramasubramanian716c8f02022-12-15 14:57:05 -0700325apu/amdfw_a_body-position := $(call int-add, $(AMD_FW_AB_POSITION) $(MENDOCINO_FW_BODY_OFFSET))
326apu/amdfw_a_body-type := raw
Matt DeVillierf9fea862022-10-04 16:41:28 -0500327endif
Felix Held3c44c622022-01-10 20:57:29 +0100328
Matt DeVillierf9fea862022-10-04 16:41:28 -0500329ifeq ($(CONFIG_VBOOT_SLOTS_RW_AB)$(CONFIG_VBOOT_STARTS_BEFORE_BOOTBLOCK),yy)
Felix Held3c44c622022-01-10 20:57:29 +0100330cbfs-files-y += apu/amdfw_b
Zheng Bao69ea83c2023-01-22 21:08:18 +0800331apu/amdfw_b-file := $(obj)/amdfw_b.rom
Robert Ziebab26d0052022-01-24 16:37:47 -0700332apu/amdfw_b-position := $(AMD_FW_AB_POSITION)
Felix Held3c44c622022-01-10 20:57:29 +0100333apu/amdfw_b-type := raw
Karthikeyan Ramasubramanian716c8f02022-12-15 14:57:05 -0700334
335cbfs-files-y += apu/amdfw_b_body
Zheng Bao69ea83c2023-01-22 21:08:18 +0800336apu/amdfw_b_body-file := $(obj)/amdfw_b.rom.body
Karthikeyan Ramasubramanian716c8f02022-12-15 14:57:05 -0700337apu/amdfw_b_body-position := $(call int-add, $(AMD_FW_AB_POSITION) $(MENDOCINO_FW_BODY_OFFSET))
338apu/amdfw_b_body-type := raw
Matt DeVillierf9fea862022-10-04 16:41:28 -0500339endif
Karthikeyan Ramasubramanian6e443642022-08-25 16:13:17 -0600340
Matt DeVillierf9fea862022-10-04 16:41:28 -0500341ifeq ($(CONFIG_SEPARATE_SIGNED_PSPFW)$(CONFIG_VBOOT_STARTS_BEFORE_BOOTBLOCK),yy)
Zheng Bao69ea83c2023-01-22 21:08:18 +0800342build_complete:: $(obj)/amdfw_a.rom.body $(obj)/amdfw_b.rom.body
Karthikeyan Ramasubramanian6e443642022-08-25 16:13:17 -0600343 @printf " Adding Signed ROM and HASH\n"
Zheng Bao69ea83c2023-01-22 21:08:18 +0800344 $(CBFSTOOL) $(obj)/coreboot.rom write -u -r SIGNED_AMDFW_A -i 0 -f $(obj)/amdfw_a.rom.body.signed
345 $(CBFSTOOL) $(obj)/coreboot.rom write -u -r SIGNED_AMDFW_B -i 0 -f $(obj)/amdfw_b.rom.body.signed
346 $(CBFSTOOL) $(obj)/coreboot.rom add -r FW_MAIN_A -f $(obj)/amdfw_a.rom.body.signed.hash \
Karthikeyan Ramasubramanian6e443642022-08-25 16:13:17 -0600347 -n apu/amdfw_a_hash -t raw
Zheng Bao69ea83c2023-01-22 21:08:18 +0800348 $(CBFSTOOL) $(obj)/coreboot.rom add -r FW_MAIN_B -f $(obj)/amdfw_b.rom.body.signed.hash \
Karthikeyan Ramasubramanian6e443642022-08-25 16:13:17 -0600349 -n apu/amdfw_b_hash -t raw
Felix Held3c44c622022-01-10 20:57:29 +0100350endif
351
Karthikeyan Ramasubramaniand1130b72022-08-16 17:42:57 -0600352# Add ranges for all components up until the first segment of BIOS to be verified by GSC
353ifeq ($(CONFIG_VBOOT_GSCVD),y)
354# Adding range for Bootblock
355vboot-gscvd-ranges += $(call amdfwread-range-cmd,BIOSL2: 0x62)
356# Adding range for PSP Stage1 Bootloader
357vboot-gscvd-ranges += $(call amdfwread-range-cmd,PSPL2: 0x01)
358
359ifeq ($(CONFIG_VBOOT_STARTS_BEFORE_BOOTBLOCK),y)
360# Adding range for PSP Verstage
361vboot-gscvd-ranges += $(call amdfwread-range-cmd,PSPL2: 0x52)
362endif # ifeq ($(CONFIG_VBOOT_STARTS_BEFORE_BOOTBLOCK),y)
363endif # ifeq ($(CONFIG_VBOOT_GSCVD),y)
364
Jon Murphy4f732422022-08-05 15:43:44 -0600365endif # ($(CONFIG_SOC_AMD_MENDOCINO),y)