blob: 466123461ca7d25acfc0dc86b51ac8da1f3de126 [file] [log] [blame]
Felix Held3c44c622022-01-10 20:57:29 +01001# SPDX-License-Identifier: BSD-3-Clause
2
Jon Murphy4f732422022-08-05 15:43:44 -06003ifeq ($(CONFIG_SOC_AMD_MENDOCINO),y)
Felix Held3c44c622022-01-10 20:57:29 +01004
5subdirs-$(CONFIG_VBOOT_STARTS_BEFORE_BOOTBLOCK) += psp_verstage
6
7# Beware that all-y also adds the compilation unit to verstage on PSP
Felix Held3c44c622022-01-10 20:57:29 +01008all-y += aoac.c
Felix Held46cd1b52023-04-01 01:21:27 +02009all-y += config.c
10all-y += i2c.c
Felix Held3c44c622022-01-10 20:57:29 +010011
Felix Heldf008e0a2023-04-01 01:31:24 +020012# all_x86-y adds the compilation unit to all stages that run on the x86 cores
13all_x86-y += gpio.c
14all_x86-y += uart.c
15
Felix Held3c44c622022-01-10 20:57:29 +010016bootblock-y += early_fch.c
Raul E Rangeld0b059f2022-03-24 17:04:11 -060017bootblock-y += espi_util.c
Felix Held3c44c622022-01-10 20:57:29 +010018
Karthikeyan Ramasubramaniana99c9e32022-07-14 14:52:00 -060019verstage-y += espi_util.c
Felix Held3c44c622022-01-10 20:57:29 +010020
21romstage-y += fsp_m_params.c
Felix Held3c44c622022-01-10 20:57:29 +010022romstage-y += romstage.c
Felix Held3c44c622022-01-10 20:57:29 +010023
24ramstage-y += acpi.c
25ramstage-y += agesa_acpi.c
26ramstage-y += chip.c
Felix Held3c44c622022-01-10 20:57:29 +010027ramstage-y += cpu.c
Felix Held3c44c622022-01-10 20:57:29 +010028ramstage-y += fch.c
Jason Glenesk60875b42023-03-16 15:28:10 -070029ramstage-y += fsp_misc_data_hob.c
Felix Held3c44c622022-01-10 20:57:29 +010030ramstage-y += fsp_s_params.c
Felix Held3c44c622022-01-10 20:57:29 +010031ramstage-y += mca.c
Felix Held3c44c622022-01-10 20:57:29 +010032ramstage-y += root_complex.c
Felix Held3c44c622022-01-10 20:57:29 +010033ramstage-y += xhci.c
Grzegorz Bernackidd50efd2023-04-05 10:46:08 +000034ramstage-y += manifest.c
Felix Held3c44c622022-01-10 20:57:29 +010035
36smm-y += gpio.c
37smm-y += smihandler.c
Felix Held3c44c622022-01-10 20:57:29 +010038smm-$(CONFIG_DEBUG_SMI) += uart.c
39
Jon Murphy4f732422022-08-05 15:43:44 -060040CPPFLAGS_common += -I$(src)/soc/amd/mendocino/include
41CPPFLAGS_common += -I$(src)/soc/amd/mendocino/acpi
42CPPFLAGS_common += -I$(src)/vendorcode/amd/fsp/mendocino
Felix Held3c44c622022-01-10 20:57:29 +010043
Felix Held3c44c622022-01-10 20:57:29 +010044# ROMSIG Normally At ROMBASE + 0x20000
45# Overridden by CONFIG_AMD_FWM_POSITION_INDEX
46# +-----------+---------------+----------------+------------+
47# |0x55AA55AA | | | |
48# +-----------+---------------+----------------+------------+
49# | | PSPDIR ADDR | BIOSDIR ADDR |
50# +-----------+---------------+----------------+
51
52$(if $(CONFIG_AMD_FWM_POSITION_INDEX), ,\
53 $(error Invalid AMD firmware position index. Check if the board sets a valid ROM size))
54
Jon Murphy4f732422022-08-05 15:43:44 -060055MENDOCINO_FWM_POSITION=$(call int-add, \
Felix Held3c44c622022-01-10 20:57:29 +010056 $(call int-subtract, 0xffffffff \
57 $(call int-shift-left, \
58 0x80000 $(CONFIG_AMD_FWM_POSITION_INDEX))) 0x20000 1)
59
Karthikeyan Ramasubramaniane30e4f52022-08-16 17:39:41 -060060# 0x80 accounts for the cbfs_file struct + filename + metadata structs, aligned to 64 bytes
Robert Ziebab26d0052022-01-24 16:37:47 -070061# Building the cbfs image will fail if the offset isn't large enough
Karthikeyan Ramasubramaniane30e4f52022-08-16 17:39:41 -060062AMD_FW_AB_POSITION := 0x80
Robert Ziebab26d0052022-01-24 16:37:47 -070063
Jon Murphy4f732422022-08-05 15:43:44 -060064MENDOCINO_FW_A_POSITION=$(call int-add, \
Matt DeVillier163dbdd2023-06-29 16:56:09 -050065 $(call get_fmap_value,FMAP_SECTION_FW_MAIN_A_START) $(AMD_FW_AB_POSITION))
Felix Held3c44c622022-01-10 20:57:29 +010066
Jon Murphy4f732422022-08-05 15:43:44 -060067MENDOCINO_FW_B_POSITION=$(call int-add, \
Matt DeVillier163dbdd2023-06-29 16:56:09 -050068 $(call get_fmap_value,FMAP_SECTION_FW_MAIN_B_START) $(AMD_FW_AB_POSITION))
Karthikeyan Ramasubramanian716c8f02022-12-15 14:57:05 -070069
70MENDOCINO_FW_BODY_OFFSET := 0x100
71
Felix Held3c44c622022-01-10 20:57:29 +010072#
73# PSP Directory Table items
74#
75# Certain ordering requirements apply, however these are ensured by amdfwtool.
76# For more information see "AMD Platform Security Processor BIOS Architecture
77# Design Guide for AMD Family 17h Processors" (PID #55758, NDA only).
78#
79
Felix Held3c44c622022-01-10 20:57:29 +010080ifeq ($(CONFIG_PSP_DISABLE_POSTCODES),y)
81PSP_SOFTFUSE_BITS += 7
82endif
83
Felix Held3c44c622022-01-10 20:57:29 +010084ifeq ($(CONFIG_PSP_UNLOCK_SECURE_DEBUG),y)
85# Enable secure debug unlock
86PSP_SOFTFUSE_BITS += 0
87OPT_TOKEN_UNLOCK="--token-unlock"
88endif
89
90ifeq ($(CONFIG_PSP_LOAD_MP2_FW),y)
91OPT_PSP_LOAD_MP2_FW="--load-mp2-fw"
92else
93# Disable MP2 firmware loading
94PSP_SOFTFUSE_BITS += 29
95endif
96
Felix Held3c44c622022-01-10 20:57:29 +010097# Use additional Soft Fuse bits specified in Kconfig
98PSP_SOFTFUSE_BITS += $(call strip_quotes, $(CONFIG_PSP_SOFTFUSE_BITS))
99
100# type = 0x3a
101ifeq ($(CONFIG_HAVE_PSP_WHITELIST_FILE),y)
102PSP_WHITELIST_FILE=$(CONFIG_PSP_WHITELIST_FILE)
103endif
104
Karthikeyan Ramasubramanian8ee94292022-04-01 17:21:14 -0600105# type = 0x55
106ifeq ($(CONFIG_HAVE_SPL_FILE),y)
107SPL_TABLE_FILE=$(CONFIG_SPL_TABLE_FILE)
Felix Held40a38cc2022-09-12 16:18:45 +0200108ifeq ($(CONFIG_HAVE_SPL_RW_AB_FILE),y)
109SPL_RW_AB_TABLE_FILE=$(CONFIG_SPL_RW_AB_TABLE_FILE)
110else
111SPL_RW_AB_TABLE_FILE=$(CONFIG_SPL_TABLE_FILE)
112endif
Karthikeyan Ramasubramanian8ee94292022-04-01 17:21:14 -0600113endif
114
Felix Held3c44c622022-01-10 20:57:29 +0100115#
116# BIOS Directory Table items - proper ordering is managed by amdfwtool
117#
118
119# type = 0x60
120PSP_APCB_FILES=$(APCB_SOURCES) $(APCB_SOURCES_RECOVERY)
121
122# type = 0x61
123PSP_APOB_BASE=$(CONFIG_PSP_APOB_DRAM_ADDRESS)
124
125# type = 0x62
126PSP_BIOSBIN_FILE=$(obj)/amd_biospsp.img
127PSP_ELF_FILE=$(objcbfs)/bootblock.elf
Felix Held3b89c952022-11-22 20:02:46 +0100128PSP_BIOSBIN_SIZE=$(shell $(READELF_bootblock) -Wl $(PSP_ELF_FILE) | grep LOAD | awk '{print $$5}')
129PSP_BIOSBIN_DEST=$(shell $(READELF_bootblock) -Wl $(PSP_ELF_FILE) | grep LOAD | awk '{print $$3}')
Felix Held3c44c622022-01-10 20:57:29 +0100130
131# type = 0x63 - construct APOB NV base/size from flash map
132# The flashmap section used for this is expected to be named RW_MRC_CACHE
Matt DeVillier163dbdd2023-06-29 16:56:09 -0500133APOB_NV_SIZE=$(call get_fmap_value,FMAP_SECTION_RW_MRC_CACHE_SIZE)
134APOB_NV_BASE=$(call get_fmap_value,FMAP_SECTION_RW_MRC_CACHE_START)
Felix Held3c44c622022-01-10 20:57:29 +0100135
Karthikeyan Ramasubramanianb9a62232023-02-23 15:53:59 -0700136ifeq ($(CONFIG_HAS_RECOVERY_MRC_CACHE),y)
137# On boards with recovery MRC cache, point type 0x63 entry to RECOVERY_MRC_CACHE.
138# Else use RW_MRC_CACHE. This entry will be added in the RO section.
Matt DeVillier163dbdd2023-06-29 16:56:09 -0500139APOB_NV_RO_SIZE=$(call get_fmap_value,FMAP_SECTION_RECOVERY_MRC_CACHE_SIZE)
140APOB_NV_RO_BASE=$(call get_fmap_value,FMAP_SECTION_RECOVERY_MRC_CACHE_START)
Karthikeyan Ramasubramanianb9a62232023-02-23 15:53:59 -0700141else
142APOB_NV_RO_SIZE=$(APOB_NV_SIZE)
143APOB_NV_RO_BASE=$(APOB_NV_BASE)
144endif
145
Felix Held3c44c622022-01-10 20:57:29 +0100146ifeq ($(CONFIG_VBOOT_STARTS_BEFORE_BOOTBLOCK),y)
147# type = 0x6B - PSP Shared memory location
148ifneq ($(CONFIG_PSP_SHAREDMEM_SIZE),0x0)
149PSP_SHAREDMEM_SIZE=$(CONFIG_PSP_SHAREDMEM_SIZE)
150PSP_SHAREDMEM_BASE=$(shell awk '$$3 == "_psp_sharedmem_dram" {printf "0x" $$1}' $(objcbfs)/bootblock.map)
151endif
152
153# type = 0x52 - PSP Bootloader Userspace Application (verstage)
154PSP_VERSTAGE_FILE=$(call strip_quotes,$(CONFIG_PSP_VERSTAGE_FILE))
155PSP_VERSTAGE_SIG_FILE=$(call strip_quotes,$(CONFIG_PSP_VERSTAGE_SIGNING_TOKEN))
156endif # CONFIG_VBOOT_STARTS_BEFORE_BOOTBLOCK
157
Karthikeyan Ramasubramanian6e443642022-08-25 16:13:17 -0600158ifeq ($(CONFIG_SEPARATE_SIGNED_PSPFW),y)
159SIGNED_AMDFW_A_POSITION=$(call int-subtract, \
Matt DeVillier163dbdd2023-06-29 16:56:09 -0500160 $(call get_fmap_value,FMAP_SECTION_SIGNED_AMDFW_A_START) \
161 $(call get_fmap_value,FMAP_SECTION_FLASH_START))
Karthikeyan Ramasubramanian6e443642022-08-25 16:13:17 -0600162SIGNED_AMDFW_B_POSITION=$(call int-subtract, \
Matt DeVillier163dbdd2023-06-29 16:56:09 -0500163 $(call get_fmap_value,FMAP_SECTION_SIGNED_AMDFW_B_START) \
164 $(call get_fmap_value,FMAP_SECTION_FLASH_START))
Zheng Bao69ea83c2023-01-22 21:08:18 +0800165SIGNED_AMDFW_A_FILE=$(obj)/amdfw_a.rom.body.signed
166SIGNED_AMDFW_B_FILE=$(obj)/amdfw_b.rom.body.signed
Karthikeyan Ramasubramanian6e443642022-08-25 16:13:17 -0600167endif # CONFIG_SEPARATE_SIGNED_PSPFW
168
Felix Held3c44c622022-01-10 20:57:29 +0100169# Helper function to return a value with given bit set
170# Soft Fuse type = 0xb - See #55758 (NDA) for bit definitions.
171set-bit=$(call int-shift-left, 1 $(call _toint,$1))
172PSP_SOFTFUSE=$(shell A=$(call int-add, \
173 $(foreach bit,$(PSP_SOFTFUSE_BITS),$(call set-bit,$(bit)))); printf "0x%x" $$A)
174
175#
176# Build the arguments to amdfwtool (order is unimportant). Missing file names
177# result in empty OPT_ variables, i.e. the argument is not passed to amdfwtool.
178#
179
180add_opt_prefix=$(if $(call strip_quotes, $(1)), $(2) $(call strip_quotes, $(1)), )
181
182OPT_VERSTAGE_FILE=$(call add_opt_prefix, $(PSP_VERSTAGE_FILE), --verstage)
183OPT_VERSTAGE_SIG_FILE=$(call add_opt_prefix, $(PSP_VERSTAGE_SIG_FILE), --verstage_sig)
184
185OPT_PSP_APCB_FILES= $(if $(APCB_SOURCES), --instance 0 --apcb $(APCB_SOURCES)) \
186 $(if $(APCB_SOURCES_RECOVERY), --instance 10 --apcb $(APCB_SOURCES_RECOVERY)) \
187 $(if $(APCB_SOURCES_68), --instance 18 --apcb $(APCB_SOURCES_68))
188
189OPT_APOB_ADDR=$(call add_opt_prefix, $(PSP_APOB_BASE), --apob-base)
190OPT_PSP_BIOSBIN_FILE=$(call add_opt_prefix, $(PSP_BIOSBIN_FILE), --bios-bin)
191OPT_PSP_BIOSBIN_DEST=$(call add_opt_prefix, $(PSP_BIOSBIN_DEST), --bios-bin-dest)
192OPT_PSP_BIOSBIN_SIZE=$(call add_opt_prefix, $(PSP_BIOSBIN_SIZE), --bios-uncomp-size)
193
194OPT_PSP_SHAREDMEM_BASE=$(call add_opt_prefix, $(PSP_SHAREDMEM_BASE), --sharedmem)
195OPT_PSP_SHAREDMEM_SIZE=$(call add_opt_prefix, $(PSP_SHAREDMEM_SIZE), --sharedmem-size)
196OPT_APOB_NV_SIZE=$(call add_opt_prefix, $(APOB_NV_SIZE), --apob-nv-size)
197OPT_APOB_NV_BASE=$(call add_opt_prefix, $(APOB_NV_BASE),--apob-nv-base)
Karthikeyan Ramasubramanianb9a62232023-02-23 15:53:59 -0700198OPT_APOB_NV_RO_SIZE=$(call add_opt_prefix, $(APOB_NV_RO_SIZE), --apob-nv-size)
199OPT_APOB_NV_RO_BASE=$(call add_opt_prefix, $(APOB_NV_RO_BASE),--apob-nv-base)
Felix Held3c44c622022-01-10 20:57:29 +0100200OPT_EFS_SPI_READ_MODE=$(call add_opt_prefix, $(CONFIG_EFS_SPI_READ_MODE), --spi-read-mode)
201OPT_EFS_SPI_SPEED=$(call add_opt_prefix, $(CONFIG_EFS_SPI_SPEED), --spi-speed)
202OPT_EFS_SPI_MICRON_FLAG=$(call add_opt_prefix, $(CONFIG_EFS_SPI_MICRON_FLAG), --spi-micron-flag)
203
Karthikeyan Ramasubramanian6e443642022-08-25 16:13:17 -0600204OPT_SIGNED_AMDFW_A_POSITION=$(call add_opt_prefix, $(SIGNED_AMDFW_A_POSITION), --signed-addr)
205OPT_SIGNED_AMDFW_A_FILE=$(call add_opt_prefix, $(SIGNED_AMDFW_A_FILE), --signed-output)
206OPT_SIGNED_AMDFW_B_POSITION=$(call add_opt_prefix, $(SIGNED_AMDFW_B_POSITION), --signed-addr)
207OPT_SIGNED_AMDFW_B_FILE=$(call add_opt_prefix, $(SIGNED_AMDFW_B_FILE), --signed-output)
208
Felix Held3c44c622022-01-10 20:57:29 +0100209OPT_PSP_SOFTFUSE=$(call add_opt_prefix, $(PSP_SOFTFUSE), --soft-fuse)
210
211OPT_WHITELIST_FILE=$(call add_opt_prefix, $(PSP_WHITELIST_FILE), --whitelist)
Karthikeyan Ramasubramanian8ee94292022-04-01 17:21:14 -0600212OPT_SPL_TABLE_FILE=$(call add_opt_prefix, $(SPL_TABLE_FILE), --spl-table)
Felix Held40a38cc2022-09-12 16:18:45 +0200213OPT_SPL_RW_AB_TABLE_FILE=$(call add_opt_prefix, $(SPL_RW_AB_TABLE_FILE), --spl-table)
Felix Held3c44c622022-01-10 20:57:29 +0100214
Karthikeyan Ramasubramanian176b5632022-04-08 17:40:50 -0600215# If vboot uses 2 RW slots, then 2 copies of PSP binaries are redundant
216OPT_RECOVERY_AB_SINGLE_COPY=$(if $(CONFIG_VBOOT_SLOTS_RW_AB), --recovery-ab-single-copy)
217
Grzegorz Bernacki92321512023-04-05 10:41:02 +0000218MANIFEST_FILE=$(obj)/amdfw_manifest
219OPT_MANIFEST=$(call add_opt_prefix, $(MANIFEST_FILE), --output-manifest)
220
Felix Held3c44c622022-01-10 20:57:29 +0100221AMDFW_COMMON_ARGS=$(OPT_PSP_APCB_FILES) \
222 $(OPT_APOB_ADDR) \
Martin Roth0acf59d2023-03-08 15:18:24 -0700223 $(OPT_DEBUG_AMDFWTOOL) \
Felix Held3c44c622022-01-10 20:57:29 +0100224 $(OPT_PSP_BIOSBIN_FILE) \
225 $(OPT_PSP_BIOSBIN_DEST) \
226 $(OPT_PSP_BIOSBIN_SIZE) \
227 $(OPT_PSP_SOFTFUSE) \
Felix Held3c44c622022-01-10 20:57:29 +0100228 --use-pspsecureos \
229 --load-s0i3 \
Felix Held3c44c622022-01-10 20:57:29 +0100230 $(OPT_TOKEN_UNLOCK) \
231 $(OPT_WHITELIST_FILE) \
232 $(OPT_PSP_SHAREDMEM_BASE) \
233 $(OPT_PSP_SHAREDMEM_SIZE) \
234 $(OPT_EFS_SPI_READ_MODE) \
235 $(OPT_EFS_SPI_SPEED) \
236 $(OPT_EFS_SPI_MICRON_FLAG) \
237 --config $(CONFIG_AMDFW_CONFIG_FILE) \
Karthikeyan Ramasubramanian176b5632022-04-08 17:40:50 -0600238 --flashsize $(CONFIG_ROM_SIZE) \
239 $(OPT_RECOVERY_AB_SINGLE_COPY)
Felix Held3c44c622022-01-10 20:57:29 +0100240
Martin Roth0f4b2b62023-03-08 20:21:48 -0700241# If vBOOT is not enabled, we want the MP2 firmware in the common AMDFW
242ifeq ($(CONFIG_VBOOT),)
243AMDFW_COMMON_ARGS += $(OPT_PSP_LOAD_MP2_FW)
244OPT_PSP_LOAD_MP2_FW =
245endif
246
Felix Held3c44c622022-01-10 20:57:29 +0100247$(obj)/amdfw.rom: $(call strip_quotes, $(PSP_BIOSBIN_FILE)) \
248 $(PSP_VERSTAGE_FILE) \
249 $(PSP_VERSTAGE_SIG_FILE) \
250 $$(PSP_APCB_FILES) \
251 $(DEP_FILES) \
252 $(AMDFWTOOL) \
253 $(obj)/fmap_config.h \
254 $(objcbfs)/bootblock.elf # this target also creates the .map file
Felix Held3c44c622022-01-10 20:57:29 +0100255 rm -f $@
256 @printf " AMDFWTOOL $(subst $(obj)/,,$(@))\n"
257 $(AMDFWTOOL) \
258 $(AMDFW_COMMON_ARGS) \
Karthikeyan Ramasubramanianb9a62232023-02-23 15:53:59 -0700259 $(OPT_APOB_NV_RO_SIZE) \
260 $(OPT_APOB_NV_RO_BASE) \
Felix Held3c44c622022-01-10 20:57:29 +0100261 $(OPT_VERSTAGE_FILE) \
262 $(OPT_VERSTAGE_SIG_FILE) \
Felix Held40a38cc2022-09-12 16:18:45 +0200263 $(OPT_SPL_TABLE_FILE) \
Grzegorz Bernacki92321512023-04-05 10:41:02 +0000264 $(OPT_MANIFEST) \
Jon Murphy4f732422022-08-05 15:43:44 -0600265 --location $(shell printf "%#x" $(MENDOCINO_FWM_POSITION)) \
Felix Held3c44c622022-01-10 20:57:29 +0100266 --output $@
267
Karthikeyan Ramasubramanian0a0e7512022-09-21 00:41:04 -0600268ifeq ($(CONFIG_CBFS_VERIFICATION)$(CONFIG_VBOOT_STARTS_IN_BOOTBLOCK),yy)
269$(PSP_BIOSBIN_FILE): $(PSP_ELF_FILE)
270 rm -f $@
271 $(OBJCOPY_bootblock) -O binary $< $@
272else
Felix Held3c44c622022-01-10 20:57:29 +0100273$(PSP_BIOSBIN_FILE): $(PSP_ELF_FILE) $(AMDCOMPRESS)
274 rm -f $@
275 @printf " AMDCOMPRS $(subst $(obj)/,,$(@))\n"
276 $(AMDCOMPRESS) --infile $(PSP_ELF_FILE) --outfile $@ --compress \
277 --maxsize $(PSP_BIOSBIN_SIZE)
Karthikeyan Ramasubramanian0a0e7512022-09-21 00:41:04 -0600278endif
Felix Held3c44c622022-01-10 20:57:29 +0100279
280$(obj)/amdfw_a.rom: $(obj)/amdfw.rom
281 rm -f $@
282 @printf " AMDFWTOOL $(subst $(obj)/,,$(@))\n"
283 $(AMDFWTOOL) \
284 $(AMDFW_COMMON_ARGS) \
285 $(OPT_APOB_NV_SIZE) \
286 $(OPT_APOB_NV_BASE) \
Felix Held40a38cc2022-09-12 16:18:45 +0200287 $(OPT_SPL_RW_AB_TABLE_FILE) \
Karthikeyan Ramasubramanian6e443642022-08-25 16:13:17 -0600288 $(OPT_SIGNED_AMDFW_A_POSITION) \
289 $(OPT_SIGNED_AMDFW_A_FILE) \
Martin Roth0f4b2b62023-03-08 20:21:48 -0700290 $(OPT_PSP_LOAD_MP2_FW) \
Jon Murphy4f732422022-08-05 15:43:44 -0600291 --location $(shell printf "%#x" $(MENDOCINO_FW_A_POSITION)) \
Karthikeyan Ramasubramanian716c8f02022-12-15 14:57:05 -0700292 --body-location $(shell printf "%#x" $$(($(MENDOCINO_FW_A_POSITION) + $(MENDOCINO_FW_BODY_OFFSET)))) \
Felix Held3c44c622022-01-10 20:57:29 +0100293 --anywhere \
Felix Held3c44c622022-01-10 20:57:29 +0100294 --output $@
295
296$(obj)/amdfw_b.rom: $(obj)/amdfw.rom
297 rm -f $@
298 @printf " AMDFWTOOL $(subst $(obj)/,,$(@))\n"
299 $(AMDFWTOOL) \
300 $(AMDFW_COMMON_ARGS) \
301 $(OPT_APOB_NV_SIZE) \
302 $(OPT_APOB_NV_BASE) \
Felix Held40a38cc2022-09-12 16:18:45 +0200303 $(OPT_SPL_RW_AB_TABLE_FILE) \
Karthikeyan Ramasubramanian6e443642022-08-25 16:13:17 -0600304 $(OPT_SIGNED_AMDFW_B_POSITION) \
305 $(OPT_SIGNED_AMDFW_B_FILE) \
Martin Roth0f4b2b62023-03-08 20:21:48 -0700306 $(OPT_PSP_LOAD_MP2_FW) \
Jon Murphy4f732422022-08-05 15:43:44 -0600307 --location $(shell printf "%#x" $(MENDOCINO_FW_B_POSITION)) \
Karthikeyan Ramasubramanian716c8f02022-12-15 14:57:05 -0700308 --body-location $(shell printf "%#x" $$(($(MENDOCINO_FW_B_POSITION) + $(MENDOCINO_FW_BODY_OFFSET)))) \
Felix Held3c44c622022-01-10 20:57:29 +0100309 --anywhere \
Felix Held3c44c622022-01-10 20:57:29 +0100310 --output $@
311
Zheng Bao69ea83c2023-01-22 21:08:18 +0800312$(obj)/amdfw_a.rom.body: $(obj)/amdfw_a.rom
313$(obj)/amdfw_b.rom.body: $(obj)/amdfw_b.rom
Felix Held3c44c622022-01-10 20:57:29 +0100314
Grzegorz Bernacki92321512023-04-05 10:41:02 +0000315$(MANIFEST_FILE): $(obj)/amdfw.rom
316cbfs-files-y += amdfw_manifest
317amdfw_manifest-file := $(MANIFEST_FILE)
318amdfw_manifest-type := raw
319
Matt DeVillierf9fea862022-10-04 16:41:28 -0500320ifeq ($(CONFIG_VBOOT_SLOTS_RW_A)$(CONFIG_VBOOT_STARTS_BEFORE_BOOTBLOCK),yy)
Felix Held3c44c622022-01-10 20:57:29 +0100321cbfs-files-y += apu/amdfw_a
Zheng Bao69ea83c2023-01-22 21:08:18 +0800322apu/amdfw_a-file := $(obj)/amdfw_a.rom
Robert Ziebab26d0052022-01-24 16:37:47 -0700323apu/amdfw_a-position := $(AMD_FW_AB_POSITION)
Felix Held3c44c622022-01-10 20:57:29 +0100324apu/amdfw_a-type := raw
Karthikeyan Ramasubramanian716c8f02022-12-15 14:57:05 -0700325
326cbfs-files-y += apu/amdfw_a_body
Zheng Bao69ea83c2023-01-22 21:08:18 +0800327apu/amdfw_a_body-file := $(obj)/amdfw_a.rom.body
Karthikeyan Ramasubramanian716c8f02022-12-15 14:57:05 -0700328apu/amdfw_a_body-position := $(call int-add, $(AMD_FW_AB_POSITION) $(MENDOCINO_FW_BODY_OFFSET))
329apu/amdfw_a_body-type := raw
Matt DeVillierf9fea862022-10-04 16:41:28 -0500330endif
Felix Held3c44c622022-01-10 20:57:29 +0100331
Matt DeVillierf9fea862022-10-04 16:41:28 -0500332ifeq ($(CONFIG_VBOOT_SLOTS_RW_AB)$(CONFIG_VBOOT_STARTS_BEFORE_BOOTBLOCK),yy)
Felix Held3c44c622022-01-10 20:57:29 +0100333cbfs-files-y += apu/amdfw_b
Zheng Bao69ea83c2023-01-22 21:08:18 +0800334apu/amdfw_b-file := $(obj)/amdfw_b.rom
Robert Ziebab26d0052022-01-24 16:37:47 -0700335apu/amdfw_b-position := $(AMD_FW_AB_POSITION)
Felix Held3c44c622022-01-10 20:57:29 +0100336apu/amdfw_b-type := raw
Karthikeyan Ramasubramanian716c8f02022-12-15 14:57:05 -0700337
338cbfs-files-y += apu/amdfw_b_body
Zheng Bao69ea83c2023-01-22 21:08:18 +0800339apu/amdfw_b_body-file := $(obj)/amdfw_b.rom.body
Karthikeyan Ramasubramanian716c8f02022-12-15 14:57:05 -0700340apu/amdfw_b_body-position := $(call int-add, $(AMD_FW_AB_POSITION) $(MENDOCINO_FW_BODY_OFFSET))
341apu/amdfw_b_body-type := raw
Matt DeVillierf9fea862022-10-04 16:41:28 -0500342endif
Karthikeyan Ramasubramanian6e443642022-08-25 16:13:17 -0600343
Matt DeVillierf9fea862022-10-04 16:41:28 -0500344ifeq ($(CONFIG_SEPARATE_SIGNED_PSPFW)$(CONFIG_VBOOT_STARTS_BEFORE_BOOTBLOCK),yy)
Zheng Bao69ea83c2023-01-22 21:08:18 +0800345build_complete:: $(obj)/amdfw_a.rom.body $(obj)/amdfw_b.rom.body
Karthikeyan Ramasubramanian6e443642022-08-25 16:13:17 -0600346 @printf " Adding Signed ROM and HASH\n"
Zheng Bao69ea83c2023-01-22 21:08:18 +0800347 $(CBFSTOOL) $(obj)/coreboot.rom write -u -r SIGNED_AMDFW_A -i 0 -f $(obj)/amdfw_a.rom.body.signed
348 $(CBFSTOOL) $(obj)/coreboot.rom write -u -r SIGNED_AMDFW_B -i 0 -f $(obj)/amdfw_b.rom.body.signed
349 $(CBFSTOOL) $(obj)/coreboot.rom add -r FW_MAIN_A -f $(obj)/amdfw_a.rom.body.signed.hash \
Karthikeyan Ramasubramanian6e443642022-08-25 16:13:17 -0600350 -n apu/amdfw_a_hash -t raw
Zheng Bao69ea83c2023-01-22 21:08:18 +0800351 $(CBFSTOOL) $(obj)/coreboot.rom add -r FW_MAIN_B -f $(obj)/amdfw_b.rom.body.signed.hash \
Karthikeyan Ramasubramanian6e443642022-08-25 16:13:17 -0600352 -n apu/amdfw_b_hash -t raw
Felix Held3c44c622022-01-10 20:57:29 +0100353endif
354
Karthikeyan Ramasubramaniand1130b72022-08-16 17:42:57 -0600355# Add ranges for all components up until the first segment of BIOS to be verified by GSC
356ifeq ($(CONFIG_VBOOT_GSCVD),y)
357# Adding range for Bootblock
358vboot-gscvd-ranges += $(call amdfwread-range-cmd,BIOSL2: 0x62)
359# Adding range for PSP Stage1 Bootloader
360vboot-gscvd-ranges += $(call amdfwread-range-cmd,PSPL2: 0x01)
361
362ifeq ($(CONFIG_VBOOT_STARTS_BEFORE_BOOTBLOCK),y)
363# Adding range for PSP Verstage
364vboot-gscvd-ranges += $(call amdfwread-range-cmd,PSPL2: 0x52)
365endif # ifeq ($(CONFIG_VBOOT_STARTS_BEFORE_BOOTBLOCK),y)
366endif # ifeq ($(CONFIG_VBOOT_GSCVD),y)
367
Jon Murphy4f732422022-08-05 15:43:44 -0600368endif # ($(CONFIG_SOC_AMD_MENDOCINO),y)