Felix Held | 3c44c62 | 2022-01-10 20:57:29 +0100 | [diff] [blame] | 1 | # SPDX-License-Identifier: BSD-3-Clause |
| 2 | |
| 3 | # TODO: Check if this is still correct |
| 4 | |
Jon Murphy | 4f73242 | 2022-08-05 15:43:44 -0600 | [diff] [blame] | 5 | ifeq ($(CONFIG_SOC_AMD_MENDOCINO),y) |
Felix Held | 3c44c62 | 2022-01-10 20:57:29 +0100 | [diff] [blame] | 6 | |
| 7 | subdirs-$(CONFIG_VBOOT_STARTS_BEFORE_BOOTBLOCK) += psp_verstage |
| 8 | |
| 9 | # Beware that all-y also adds the compilation unit to verstage on PSP |
| 10 | all-y += config.c |
| 11 | all-y += aoac.c |
| 12 | |
Felix Held | 3c44c62 | 2022-01-10 20:57:29 +0100 | [diff] [blame] | 13 | bootblock-y += early_fch.c |
Raul E Rangel | d0b059f | 2022-03-24 17:04:11 -0600 | [diff] [blame] | 14 | bootblock-y += espi_util.c |
Felix Held | 3c44c62 | 2022-01-10 20:57:29 +0100 | [diff] [blame] | 15 | bootblock-y += gpio.c |
| 16 | bootblock-y += i2c.c |
| 17 | bootblock-y += reset.c |
| 18 | bootblock-y += uart.c |
| 19 | |
| 20 | verstage-y += i2c.c |
Karthikeyan Ramasubramanian | a99c9e3 | 2022-07-14 14:52:00 -0600 | [diff] [blame] | 21 | verstage-y += espi_util.c |
Felix Held | 3c44c62 | 2022-01-10 20:57:29 +0100 | [diff] [blame] | 22 | verstage_x86-y += gpio.c |
| 23 | verstage_x86-y += reset.c |
| 24 | verstage_x86-y += uart.c |
| 25 | |
| 26 | romstage-y += fsp_m_params.c |
| 27 | romstage-y += gpio.c |
| 28 | romstage-y += i2c.c |
| 29 | romstage-y += reset.c |
| 30 | romstage-y += romstage.c |
| 31 | romstage-y += uart.c |
| 32 | |
| 33 | ramstage-y += acpi.c |
| 34 | ramstage-y += agesa_acpi.c |
| 35 | ramstage-y += chip.c |
Felix Held | 3c44c62 | 2022-01-10 20:57:29 +0100 | [diff] [blame] | 36 | ramstage-y += cpu.c |
Felix Held | 3c44c62 | 2022-01-10 20:57:29 +0100 | [diff] [blame] | 37 | ramstage-y += fch.c |
| 38 | ramstage-y += fsp_s_params.c |
| 39 | ramstage-y += gpio.c |
Felix Held | 3c44c62 | 2022-01-10 20:57:29 +0100 | [diff] [blame] | 40 | ramstage-y += i2c.c |
| 41 | ramstage-y += mca.c |
| 42 | ramstage-y += preload.c |
| 43 | ramstage-y += reset.c |
| 44 | ramstage-y += root_complex.c |
| 45 | ramstage-y += uart.c |
| 46 | ramstage-y += xhci.c |
| 47 | |
| 48 | smm-y += gpio.c |
| 49 | smm-y += smihandler.c |
| 50 | smm-y += smu.c |
| 51 | smm-$(CONFIG_DEBUG_SMI) += uart.c |
| 52 | |
Jon Murphy | 4f73242 | 2022-08-05 15:43:44 -0600 | [diff] [blame] | 53 | CPPFLAGS_common += -I$(src)/soc/amd/mendocino/include |
| 54 | CPPFLAGS_common += -I$(src)/soc/amd/mendocino/acpi |
| 55 | CPPFLAGS_common += -I$(src)/vendorcode/amd/fsp/mendocino |
Felix Held | 3c44c62 | 2022-01-10 20:57:29 +0100 | [diff] [blame] | 56 | |
Nikolai Vyssotski | b02a501 | 2022-09-24 08:48:39 -0500 | [diff] [blame] | 57 | # allow site-local Makefile to override blobs location |
| 58 | ifeq ($(MAINBOARD_BLOBS_DIR),) |
Felix Held | 3c44c62 | 2022-01-10 20:57:29 +0100 | [diff] [blame] | 59 | MAINBOARD_BLOBS_DIR:=$(top)/3rdparty/blobs/mainboard/$(MAINBOARDDIR) |
Nikolai Vyssotski | b02a501 | 2022-09-24 08:48:39 -0500 | [diff] [blame] | 60 | endif |
Felix Held | 3c44c62 | 2022-01-10 20:57:29 +0100 | [diff] [blame] | 61 | |
| 62 | # ROMSIG Normally At ROMBASE + 0x20000 |
| 63 | # Overridden by CONFIG_AMD_FWM_POSITION_INDEX |
| 64 | # +-----------+---------------+----------------+------------+ |
| 65 | # |0x55AA55AA | | | | |
| 66 | # +-----------+---------------+----------------+------------+ |
| 67 | # | | PSPDIR ADDR | BIOSDIR ADDR | |
| 68 | # +-----------+---------------+----------------+ |
| 69 | |
| 70 | $(if $(CONFIG_AMD_FWM_POSITION_INDEX), ,\ |
| 71 | $(error Invalid AMD firmware position index. Check if the board sets a valid ROM size)) |
| 72 | |
Jon Murphy | 4f73242 | 2022-08-05 15:43:44 -0600 | [diff] [blame] | 73 | MENDOCINO_FWM_POSITION=$(call int-add, \ |
Felix Held | 3c44c62 | 2022-01-10 20:57:29 +0100 | [diff] [blame] | 74 | $(call int-subtract, 0xffffffff \ |
| 75 | $(call int-shift-left, \ |
| 76 | 0x80000 $(CONFIG_AMD_FWM_POSITION_INDEX))) 0x20000 1) |
| 77 | |
Karthikeyan Ramasubramanian | e30e4f5 | 2022-08-16 17:39:41 -0600 | [diff] [blame] | 78 | # 0x80 accounts for the cbfs_file struct + filename + metadata structs, aligned to 64 bytes |
Robert Zieba | b26d005 | 2022-01-24 16:37:47 -0700 | [diff] [blame] | 79 | # Building the cbfs image will fail if the offset isn't large enough |
Karthikeyan Ramasubramanian | e30e4f5 | 2022-08-16 17:39:41 -0600 | [diff] [blame] | 80 | AMD_FW_AB_POSITION := 0x80 |
Robert Zieba | b26d005 | 2022-01-24 16:37:47 -0700 | [diff] [blame] | 81 | |
Jon Murphy | 4f73242 | 2022-08-05 15:43:44 -0600 | [diff] [blame] | 82 | MENDOCINO_FW_A_POSITION=$(call int-add, \ |
Felix Held | 3c44c62 | 2022-01-10 20:57:29 +0100 | [diff] [blame] | 83 | $(shell awk '$$2 == "FMAP_SECTION_FW_MAIN_A_START" {print $$3}' $(obj)/fmap_config.h) \ |
Robert Zieba | b26d005 | 2022-01-24 16:37:47 -0700 | [diff] [blame] | 84 | $(AMD_FW_AB_POSITION)) |
Felix Held | 3c44c62 | 2022-01-10 20:57:29 +0100 | [diff] [blame] | 85 | |
Jon Murphy | 4f73242 | 2022-08-05 15:43:44 -0600 | [diff] [blame] | 86 | MENDOCINO_FW_B_POSITION=$(call int-add, \ |
Felix Held | 3c44c62 | 2022-01-10 20:57:29 +0100 | [diff] [blame] | 87 | $(shell awk '$$2 == "FMAP_SECTION_FW_MAIN_B_START" {print $$3}' $(obj)/fmap_config.h) \ |
Robert Zieba | b26d005 | 2022-01-24 16:37:47 -0700 | [diff] [blame] | 88 | $(AMD_FW_AB_POSITION)) |
Karthikeyan Ramasubramanian | 716c8f0 | 2022-12-15 14:57:05 -0700 | [diff] [blame^] | 89 | |
| 90 | MENDOCINO_FW_BODY_OFFSET := 0x100 |
| 91 | |
Felix Held | 3c44c62 | 2022-01-10 20:57:29 +0100 | [diff] [blame] | 92 | # |
| 93 | # PSP Directory Table items |
| 94 | # |
| 95 | # Certain ordering requirements apply, however these are ensured by amdfwtool. |
| 96 | # For more information see "AMD Platform Security Processor BIOS Architecture |
| 97 | # Design Guide for AMD Family 17h Processors" (PID #55758, NDA only). |
| 98 | # |
| 99 | |
Felix Held | 3c44c62 | 2022-01-10 20:57:29 +0100 | [diff] [blame] | 100 | ifeq ($(CONFIG_PSP_DISABLE_POSTCODES),y) |
| 101 | PSP_SOFTFUSE_BITS += 7 |
| 102 | endif |
| 103 | |
Felix Held | 3c44c62 | 2022-01-10 20:57:29 +0100 | [diff] [blame] | 104 | ifeq ($(CONFIG_PSP_UNLOCK_SECURE_DEBUG),y) |
| 105 | # Enable secure debug unlock |
| 106 | PSP_SOFTFUSE_BITS += 0 |
| 107 | OPT_TOKEN_UNLOCK="--token-unlock" |
| 108 | endif |
| 109 | |
| 110 | ifeq ($(CONFIG_PSP_LOAD_MP2_FW),y) |
| 111 | OPT_PSP_LOAD_MP2_FW="--load-mp2-fw" |
| 112 | else |
| 113 | # Disable MP2 firmware loading |
| 114 | PSP_SOFTFUSE_BITS += 29 |
| 115 | endif |
| 116 | |
Felix Held | 3c44c62 | 2022-01-10 20:57:29 +0100 | [diff] [blame] | 117 | # Use additional Soft Fuse bits specified in Kconfig |
| 118 | PSP_SOFTFUSE_BITS += $(call strip_quotes, $(CONFIG_PSP_SOFTFUSE_BITS)) |
| 119 | |
| 120 | # type = 0x3a |
| 121 | ifeq ($(CONFIG_HAVE_PSP_WHITELIST_FILE),y) |
| 122 | PSP_WHITELIST_FILE=$(CONFIG_PSP_WHITELIST_FILE) |
| 123 | endif |
| 124 | |
Karthikeyan Ramasubramanian | 8ee9429 | 2022-04-01 17:21:14 -0600 | [diff] [blame] | 125 | # type = 0x55 |
| 126 | ifeq ($(CONFIG_HAVE_SPL_FILE),y) |
| 127 | SPL_TABLE_FILE=$(CONFIG_SPL_TABLE_FILE) |
Felix Held | 40a38cc | 2022-09-12 16:18:45 +0200 | [diff] [blame] | 128 | ifeq ($(CONFIG_HAVE_SPL_RW_AB_FILE),y) |
| 129 | SPL_RW_AB_TABLE_FILE=$(CONFIG_SPL_RW_AB_TABLE_FILE) |
| 130 | else |
| 131 | SPL_RW_AB_TABLE_FILE=$(CONFIG_SPL_TABLE_FILE) |
| 132 | endif |
Karthikeyan Ramasubramanian | 8ee9429 | 2022-04-01 17:21:14 -0600 | [diff] [blame] | 133 | endif |
| 134 | |
Felix Held | 3c44c62 | 2022-01-10 20:57:29 +0100 | [diff] [blame] | 135 | # |
| 136 | # BIOS Directory Table items - proper ordering is managed by amdfwtool |
| 137 | # |
| 138 | |
| 139 | # type = 0x60 |
| 140 | PSP_APCB_FILES=$(APCB_SOURCES) $(APCB_SOURCES_RECOVERY) |
| 141 | |
| 142 | # type = 0x61 |
| 143 | PSP_APOB_BASE=$(CONFIG_PSP_APOB_DRAM_ADDRESS) |
| 144 | |
| 145 | # type = 0x62 |
| 146 | PSP_BIOSBIN_FILE=$(obj)/amd_biospsp.img |
| 147 | PSP_ELF_FILE=$(objcbfs)/bootblock.elf |
Felix Held | 3b89c95 | 2022-11-22 20:02:46 +0100 | [diff] [blame] | 148 | PSP_BIOSBIN_SIZE=$(shell $(READELF_bootblock) -Wl $(PSP_ELF_FILE) | grep LOAD | awk '{print $$5}') |
| 149 | PSP_BIOSBIN_DEST=$(shell $(READELF_bootblock) -Wl $(PSP_ELF_FILE) | grep LOAD | awk '{print $$3}') |
Felix Held | 3c44c62 | 2022-01-10 20:57:29 +0100 | [diff] [blame] | 150 | |
| 151 | # type = 0x63 - construct APOB NV base/size from flash map |
| 152 | # The flashmap section used for this is expected to be named RW_MRC_CACHE |
| 153 | APOB_NV_SIZE=$(shell awk '$$2 == "FMAP_SECTION_RW_MRC_CACHE_SIZE" {print $$3}' $(obj)/fmap_config.h) |
| 154 | APOB_NV_BASE=$(shell awk '$$2 == "FMAP_SECTION_RW_MRC_CACHE_START" {print $$3}' $(obj)/fmap_config.h) |
| 155 | |
| 156 | ifeq ($(CONFIG_VBOOT_STARTS_BEFORE_BOOTBLOCK),y) |
| 157 | # type = 0x6B - PSP Shared memory location |
| 158 | ifneq ($(CONFIG_PSP_SHAREDMEM_SIZE),0x0) |
| 159 | PSP_SHAREDMEM_SIZE=$(CONFIG_PSP_SHAREDMEM_SIZE) |
| 160 | PSP_SHAREDMEM_BASE=$(shell awk '$$3 == "_psp_sharedmem_dram" {printf "0x" $$1}' $(objcbfs)/bootblock.map) |
| 161 | endif |
| 162 | |
| 163 | # type = 0x52 - PSP Bootloader Userspace Application (verstage) |
| 164 | PSP_VERSTAGE_FILE=$(call strip_quotes,$(CONFIG_PSP_VERSTAGE_FILE)) |
| 165 | PSP_VERSTAGE_SIG_FILE=$(call strip_quotes,$(CONFIG_PSP_VERSTAGE_SIGNING_TOKEN)) |
| 166 | endif # CONFIG_VBOOT_STARTS_BEFORE_BOOTBLOCK |
| 167 | |
Karthikeyan Ramasubramanian | 6e44364 | 2022-08-25 16:13:17 -0600 | [diff] [blame] | 168 | ifeq ($(CONFIG_SEPARATE_SIGNED_PSPFW),y) |
| 169 | SIGNED_AMDFW_A_POSITION=$(call int-subtract, \ |
| 170 | $(shell awk '$$2 == "FMAP_SECTION_SIGNED_AMDFW_A_START" {print $$3}' $(obj)/fmap_config.h) \ |
| 171 | $(shell awk '$$2 == "FMAP_SECTION_FLASH_START" {print $$3}' $(obj)/fmap_config.h)) |
| 172 | SIGNED_AMDFW_B_POSITION=$(call int-subtract, \ |
| 173 | $(shell awk '$$2 == "FMAP_SECTION_SIGNED_AMDFW_B_START" {print $$3}' $(obj)/fmap_config.h) \ |
| 174 | $(shell awk '$$2 == "FMAP_SECTION_FLASH_START" {print $$3}' $(obj)/fmap_config.h)) |
| 175 | SIGNED_AMDFW_A_FILE=$(obj)/amdfw_a.rom.signed |
| 176 | SIGNED_AMDFW_B_FILE=$(obj)/amdfw_b.rom.signed |
| 177 | endif # CONFIG_SEPARATE_SIGNED_PSPFW |
| 178 | |
Felix Held | 3c44c62 | 2022-01-10 20:57:29 +0100 | [diff] [blame] | 179 | # Helper function to return a value with given bit set |
| 180 | # Soft Fuse type = 0xb - See #55758 (NDA) for bit definitions. |
| 181 | set-bit=$(call int-shift-left, 1 $(call _toint,$1)) |
| 182 | PSP_SOFTFUSE=$(shell A=$(call int-add, \ |
| 183 | $(foreach bit,$(PSP_SOFTFUSE_BITS),$(call set-bit,$(bit)))); printf "0x%x" $$A) |
| 184 | |
| 185 | # |
| 186 | # Build the arguments to amdfwtool (order is unimportant). Missing file names |
| 187 | # result in empty OPT_ variables, i.e. the argument is not passed to amdfwtool. |
| 188 | # |
| 189 | |
| 190 | add_opt_prefix=$(if $(call strip_quotes, $(1)), $(2) $(call strip_quotes, $(1)), ) |
| 191 | |
| 192 | OPT_VERSTAGE_FILE=$(call add_opt_prefix, $(PSP_VERSTAGE_FILE), --verstage) |
| 193 | OPT_VERSTAGE_SIG_FILE=$(call add_opt_prefix, $(PSP_VERSTAGE_SIG_FILE), --verstage_sig) |
| 194 | |
| 195 | OPT_PSP_APCB_FILES= $(if $(APCB_SOURCES), --instance 0 --apcb $(APCB_SOURCES)) \ |
| 196 | $(if $(APCB_SOURCES_RECOVERY), --instance 10 --apcb $(APCB_SOURCES_RECOVERY)) \ |
| 197 | $(if $(APCB_SOURCES_68), --instance 18 --apcb $(APCB_SOURCES_68)) |
| 198 | |
| 199 | OPT_APOB_ADDR=$(call add_opt_prefix, $(PSP_APOB_BASE), --apob-base) |
| 200 | OPT_PSP_BIOSBIN_FILE=$(call add_opt_prefix, $(PSP_BIOSBIN_FILE), --bios-bin) |
| 201 | OPT_PSP_BIOSBIN_DEST=$(call add_opt_prefix, $(PSP_BIOSBIN_DEST), --bios-bin-dest) |
| 202 | OPT_PSP_BIOSBIN_SIZE=$(call add_opt_prefix, $(PSP_BIOSBIN_SIZE), --bios-uncomp-size) |
| 203 | |
| 204 | OPT_PSP_SHAREDMEM_BASE=$(call add_opt_prefix, $(PSP_SHAREDMEM_BASE), --sharedmem) |
| 205 | OPT_PSP_SHAREDMEM_SIZE=$(call add_opt_prefix, $(PSP_SHAREDMEM_SIZE), --sharedmem-size) |
| 206 | OPT_APOB_NV_SIZE=$(call add_opt_prefix, $(APOB_NV_SIZE), --apob-nv-size) |
| 207 | OPT_APOB_NV_BASE=$(call add_opt_prefix, $(APOB_NV_BASE),--apob-nv-base) |
| 208 | OPT_EFS_SPI_READ_MODE=$(call add_opt_prefix, $(CONFIG_EFS_SPI_READ_MODE), --spi-read-mode) |
| 209 | OPT_EFS_SPI_SPEED=$(call add_opt_prefix, $(CONFIG_EFS_SPI_SPEED), --spi-speed) |
| 210 | OPT_EFS_SPI_MICRON_FLAG=$(call add_opt_prefix, $(CONFIG_EFS_SPI_MICRON_FLAG), --spi-micron-flag) |
| 211 | |
Karthikeyan Ramasubramanian | 6e44364 | 2022-08-25 16:13:17 -0600 | [diff] [blame] | 212 | OPT_SIGNED_AMDFW_A_POSITION=$(call add_opt_prefix, $(SIGNED_AMDFW_A_POSITION), --signed-addr) |
| 213 | OPT_SIGNED_AMDFW_A_FILE=$(call add_opt_prefix, $(SIGNED_AMDFW_A_FILE), --signed-output) |
| 214 | OPT_SIGNED_AMDFW_B_POSITION=$(call add_opt_prefix, $(SIGNED_AMDFW_B_POSITION), --signed-addr) |
| 215 | OPT_SIGNED_AMDFW_B_FILE=$(call add_opt_prefix, $(SIGNED_AMDFW_B_FILE), --signed-output) |
| 216 | |
Felix Held | 3c44c62 | 2022-01-10 20:57:29 +0100 | [diff] [blame] | 217 | OPT_PSP_SOFTFUSE=$(call add_opt_prefix, $(PSP_SOFTFUSE), --soft-fuse) |
| 218 | |
| 219 | OPT_WHITELIST_FILE=$(call add_opt_prefix, $(PSP_WHITELIST_FILE), --whitelist) |
Karthikeyan Ramasubramanian | 8ee9429 | 2022-04-01 17:21:14 -0600 | [diff] [blame] | 220 | OPT_SPL_TABLE_FILE=$(call add_opt_prefix, $(SPL_TABLE_FILE), --spl-table) |
Felix Held | 40a38cc | 2022-09-12 16:18:45 +0200 | [diff] [blame] | 221 | OPT_SPL_RW_AB_TABLE_FILE=$(call add_opt_prefix, $(SPL_RW_AB_TABLE_FILE), --spl-table) |
Felix Held | 3c44c62 | 2022-01-10 20:57:29 +0100 | [diff] [blame] | 222 | |
Karthikeyan Ramasubramanian | 176b563 | 2022-04-08 17:40:50 -0600 | [diff] [blame] | 223 | # If vboot uses 2 RW slots, then 2 copies of PSP binaries are redundant |
| 224 | OPT_RECOVERY_AB_SINGLE_COPY=$(if $(CONFIG_VBOOT_SLOTS_RW_AB), --recovery-ab-single-copy) |
| 225 | |
Felix Held | 3c44c62 | 2022-01-10 20:57:29 +0100 | [diff] [blame] | 226 | AMDFW_COMMON_ARGS=$(OPT_PSP_APCB_FILES) \ |
| 227 | $(OPT_APOB_ADDR) \ |
| 228 | $(OPT_PSP_BIOSBIN_FILE) \ |
| 229 | $(OPT_PSP_BIOSBIN_DEST) \ |
| 230 | $(OPT_PSP_BIOSBIN_SIZE) \ |
| 231 | $(OPT_PSP_SOFTFUSE) \ |
| 232 | $(OPT_PSP_LOAD_MP2_FW) \ |
| 233 | --use-pspsecureos \ |
| 234 | --load-s0i3 \ |
| 235 | --combo-capable \ |
| 236 | $(OPT_TOKEN_UNLOCK) \ |
| 237 | $(OPT_WHITELIST_FILE) \ |
| 238 | $(OPT_PSP_SHAREDMEM_BASE) \ |
| 239 | $(OPT_PSP_SHAREDMEM_SIZE) \ |
| 240 | $(OPT_EFS_SPI_READ_MODE) \ |
| 241 | $(OPT_EFS_SPI_SPEED) \ |
| 242 | $(OPT_EFS_SPI_MICRON_FLAG) \ |
| 243 | --config $(CONFIG_AMDFW_CONFIG_FILE) \ |
Jon Murphy | 4f73242 | 2022-08-05 15:43:44 -0600 | [diff] [blame] | 244 | --soc-name "Mendocino" \ |
Karthikeyan Ramasubramanian | 176b563 | 2022-04-08 17:40:50 -0600 | [diff] [blame] | 245 | --flashsize $(CONFIG_ROM_SIZE) \ |
| 246 | $(OPT_RECOVERY_AB_SINGLE_COPY) |
Felix Held | 3c44c62 | 2022-01-10 20:57:29 +0100 | [diff] [blame] | 247 | |
| 248 | $(obj)/amdfw.rom: $(call strip_quotes, $(PSP_BIOSBIN_FILE)) \ |
| 249 | $(PSP_VERSTAGE_FILE) \ |
| 250 | $(PSP_VERSTAGE_SIG_FILE) \ |
| 251 | $$(PSP_APCB_FILES) \ |
| 252 | $(DEP_FILES) \ |
| 253 | $(AMDFWTOOL) \ |
| 254 | $(obj)/fmap_config.h \ |
| 255 | $(objcbfs)/bootblock.elf # this target also creates the .map file |
| 256 | $(if $(PSP_APCB_FILES), ,$(error APCB_SOURCES is not set)) |
| 257 | rm -f $@ |
| 258 | @printf " AMDFWTOOL $(subst $(obj)/,,$(@))\n" |
| 259 | $(AMDFWTOOL) \ |
| 260 | $(AMDFW_COMMON_ARGS) \ |
| 261 | $(OPT_APOB_NV_SIZE) \ |
| 262 | $(OPT_APOB_NV_BASE) \ |
| 263 | $(OPT_VERSTAGE_FILE) \ |
| 264 | $(OPT_VERSTAGE_SIG_FILE) \ |
Felix Held | 40a38cc | 2022-09-12 16:18:45 +0200 | [diff] [blame] | 265 | $(OPT_SPL_TABLE_FILE) \ |
Jon Murphy | 4f73242 | 2022-08-05 15:43:44 -0600 | [diff] [blame] | 266 | --location $(shell printf "%#x" $(MENDOCINO_FWM_POSITION)) \ |
Felix Held | 3c44c62 | 2022-01-10 20:57:29 +0100 | [diff] [blame] | 267 | --output $@ |
| 268 | |
Karthikeyan Ramasubramanian | 0a0e751 | 2022-09-21 00:41:04 -0600 | [diff] [blame] | 269 | ifeq ($(CONFIG_CBFS_VERIFICATION)$(CONFIG_VBOOT_STARTS_IN_BOOTBLOCK),yy) |
| 270 | $(PSP_BIOSBIN_FILE): $(PSP_ELF_FILE) |
| 271 | rm -f $@ |
| 272 | $(OBJCOPY_bootblock) -O binary $< $@ |
| 273 | else |
Felix Held | 3c44c62 | 2022-01-10 20:57:29 +0100 | [diff] [blame] | 274 | $(PSP_BIOSBIN_FILE): $(PSP_ELF_FILE) $(AMDCOMPRESS) |
| 275 | rm -f $@ |
| 276 | @printf " AMDCOMPRS $(subst $(obj)/,,$(@))\n" |
| 277 | $(AMDCOMPRESS) --infile $(PSP_ELF_FILE) --outfile $@ --compress \ |
| 278 | --maxsize $(PSP_BIOSBIN_SIZE) |
Karthikeyan Ramasubramanian | 0a0e751 | 2022-09-21 00:41:04 -0600 | [diff] [blame] | 279 | endif |
Felix Held | 3c44c62 | 2022-01-10 20:57:29 +0100 | [diff] [blame] | 280 | |
| 281 | $(obj)/amdfw_a.rom: $(obj)/amdfw.rom |
| 282 | rm -f $@ |
| 283 | @printf " AMDFWTOOL $(subst $(obj)/,,$(@))\n" |
| 284 | $(AMDFWTOOL) \ |
| 285 | $(AMDFW_COMMON_ARGS) \ |
| 286 | $(OPT_APOB_NV_SIZE) \ |
| 287 | $(OPT_APOB_NV_BASE) \ |
Felix Held | 40a38cc | 2022-09-12 16:18:45 +0200 | [diff] [blame] | 288 | $(OPT_SPL_RW_AB_TABLE_FILE) \ |
Karthikeyan Ramasubramanian | 6e44364 | 2022-08-25 16:13:17 -0600 | [diff] [blame] | 289 | $(OPT_SIGNED_AMDFW_A_POSITION) \ |
| 290 | $(OPT_SIGNED_AMDFW_A_FILE) \ |
Jon Murphy | 4f73242 | 2022-08-05 15:43:44 -0600 | [diff] [blame] | 291 | --location $(shell printf "%#x" $(MENDOCINO_FW_A_POSITION)) \ |
Karthikeyan Ramasubramanian | 716c8f0 | 2022-12-15 14:57:05 -0700 | [diff] [blame^] | 292 | --body-location $(shell printf "%#x" $$(($(MENDOCINO_FW_A_POSITION) + $(MENDOCINO_FW_BODY_OFFSET)))) \ |
Felix Held | 3c44c62 | 2022-01-10 20:57:29 +0100 | [diff] [blame] | 293 | --anywhere \ |
Felix Held | 3c44c62 | 2022-01-10 20:57:29 +0100 | [diff] [blame] | 294 | --output $@ |
| 295 | |
| 296 | $(obj)/amdfw_b.rom: $(obj)/amdfw.rom |
| 297 | rm -f $@ |
| 298 | @printf " AMDFWTOOL $(subst $(obj)/,,$(@))\n" |
| 299 | $(AMDFWTOOL) \ |
| 300 | $(AMDFW_COMMON_ARGS) \ |
| 301 | $(OPT_APOB_NV_SIZE) \ |
| 302 | $(OPT_APOB_NV_BASE) \ |
Felix Held | 40a38cc | 2022-09-12 16:18:45 +0200 | [diff] [blame] | 303 | $(OPT_SPL_RW_AB_TABLE_FILE) \ |
Karthikeyan Ramasubramanian | 6e44364 | 2022-08-25 16:13:17 -0600 | [diff] [blame] | 304 | $(OPT_SIGNED_AMDFW_B_POSITION) \ |
| 305 | $(OPT_SIGNED_AMDFW_B_FILE) \ |
Jon Murphy | 4f73242 | 2022-08-05 15:43:44 -0600 | [diff] [blame] | 306 | --location $(shell printf "%#x" $(MENDOCINO_FW_B_POSITION)) \ |
Karthikeyan Ramasubramanian | 716c8f0 | 2022-12-15 14:57:05 -0700 | [diff] [blame^] | 307 | --body-location $(shell printf "%#x" $$(($(MENDOCINO_FW_B_POSITION) + $(MENDOCINO_FW_BODY_OFFSET)))) \ |
Felix Held | 3c44c62 | 2022-01-10 20:57:29 +0100 | [diff] [blame] | 308 | --anywhere \ |
Felix Held | 3c44c62 | 2022-01-10 20:57:29 +0100 | [diff] [blame] | 309 | --output $@ |
| 310 | |
Karthikeyan Ramasubramanian | 716c8f0 | 2022-12-15 14:57:05 -0700 | [diff] [blame^] | 311 | $(obj)/amdfw_a.rom.efs: $(obj)/amdfw_a.rom |
| 312 | $(obj)/amdfw_b.rom.efs: $(obj)/amdfw_b.rom |
Felix Held | 3c44c62 | 2022-01-10 20:57:29 +0100 | [diff] [blame] | 313 | |
Matt DeVillier | f9fea86 | 2022-10-04 16:41:28 -0500 | [diff] [blame] | 314 | ifeq ($(CONFIG_VBOOT_SLOTS_RW_A)$(CONFIG_VBOOT_STARTS_BEFORE_BOOTBLOCK),yy) |
Felix Held | 3c44c62 | 2022-01-10 20:57:29 +0100 | [diff] [blame] | 315 | cbfs-files-y += apu/amdfw_a |
Karthikeyan Ramasubramanian | 716c8f0 | 2022-12-15 14:57:05 -0700 | [diff] [blame^] | 316 | apu/amdfw_a-file := $(obj)/amdfw_a.rom.efs |
Robert Zieba | b26d005 | 2022-01-24 16:37:47 -0700 | [diff] [blame] | 317 | apu/amdfw_a-position := $(AMD_FW_AB_POSITION) |
Felix Held | 3c44c62 | 2022-01-10 20:57:29 +0100 | [diff] [blame] | 318 | apu/amdfw_a-type := raw |
Karthikeyan Ramasubramanian | 716c8f0 | 2022-12-15 14:57:05 -0700 | [diff] [blame^] | 319 | |
| 320 | cbfs-files-y += apu/amdfw_a_body |
| 321 | apu/amdfw_a_body-file := $(obj)/amdfw_a.rom |
| 322 | apu/amdfw_a_body-position := $(call int-add, $(AMD_FW_AB_POSITION) $(MENDOCINO_FW_BODY_OFFSET)) |
| 323 | apu/amdfw_a_body-type := raw |
Matt DeVillier | f9fea86 | 2022-10-04 16:41:28 -0500 | [diff] [blame] | 324 | endif |
Felix Held | 3c44c62 | 2022-01-10 20:57:29 +0100 | [diff] [blame] | 325 | |
Matt DeVillier | f9fea86 | 2022-10-04 16:41:28 -0500 | [diff] [blame] | 326 | ifeq ($(CONFIG_VBOOT_SLOTS_RW_AB)$(CONFIG_VBOOT_STARTS_BEFORE_BOOTBLOCK),yy) |
Felix Held | 3c44c62 | 2022-01-10 20:57:29 +0100 | [diff] [blame] | 327 | cbfs-files-y += apu/amdfw_b |
Karthikeyan Ramasubramanian | 716c8f0 | 2022-12-15 14:57:05 -0700 | [diff] [blame^] | 328 | apu/amdfw_b-file := $(obj)/amdfw_b.rom.efs |
Robert Zieba | b26d005 | 2022-01-24 16:37:47 -0700 | [diff] [blame] | 329 | apu/amdfw_b-position := $(AMD_FW_AB_POSITION) |
Felix Held | 3c44c62 | 2022-01-10 20:57:29 +0100 | [diff] [blame] | 330 | apu/amdfw_b-type := raw |
Karthikeyan Ramasubramanian | 716c8f0 | 2022-12-15 14:57:05 -0700 | [diff] [blame^] | 331 | |
| 332 | cbfs-files-y += apu/amdfw_b_body |
| 333 | apu/amdfw_b_body-file := $(obj)/amdfw_b.rom |
| 334 | apu/amdfw_b_body-position := $(call int-add, $(AMD_FW_AB_POSITION) $(MENDOCINO_FW_BODY_OFFSET)) |
| 335 | apu/amdfw_b_body-type := raw |
Matt DeVillier | f9fea86 | 2022-10-04 16:41:28 -0500 | [diff] [blame] | 336 | endif |
Karthikeyan Ramasubramanian | 6e44364 | 2022-08-25 16:13:17 -0600 | [diff] [blame] | 337 | |
Matt DeVillier | f9fea86 | 2022-10-04 16:41:28 -0500 | [diff] [blame] | 338 | ifeq ($(CONFIG_SEPARATE_SIGNED_PSPFW)$(CONFIG_VBOOT_STARTS_BEFORE_BOOTBLOCK),yy) |
Karthikeyan Ramasubramanian | 6e44364 | 2022-08-25 16:13:17 -0600 | [diff] [blame] | 339 | build_complete:: $(obj)/amdfw_a.rom $(obj)/amdfw_b.rom |
| 340 | @printf " Adding Signed ROM and HASH\n" |
| 341 | $(CBFSTOOL) $(obj)/coreboot.rom write -u -r SIGNED_AMDFW_A -i 0 -f $(obj)/amdfw_a.rom.signed |
| 342 | $(CBFSTOOL) $(obj)/coreboot.rom write -u -r SIGNED_AMDFW_B -i 0 -f $(obj)/amdfw_b.rom.signed |
| 343 | $(CBFSTOOL) $(obj)/coreboot.rom add -r FW_MAIN_A -f $(obj)/amdfw_a.rom.signed.hash \ |
| 344 | -n apu/amdfw_a_hash -t raw |
| 345 | $(CBFSTOOL) $(obj)/coreboot.rom add -r FW_MAIN_B -f $(obj)/amdfw_b.rom.signed.hash \ |
| 346 | -n apu/amdfw_b_hash -t raw |
Felix Held | 3c44c62 | 2022-01-10 20:57:29 +0100 | [diff] [blame] | 347 | endif |
| 348 | |
Karthikeyan Ramasubramanian | d1130b7 | 2022-08-16 17:42:57 -0600 | [diff] [blame] | 349 | # Add ranges for all components up until the first segment of BIOS to be verified by GSC |
| 350 | ifeq ($(CONFIG_VBOOT_GSCVD),y) |
| 351 | # Adding range for Bootblock |
| 352 | vboot-gscvd-ranges += $(call amdfwread-range-cmd,BIOSL2: 0x62) |
| 353 | # Adding range for PSP Stage1 Bootloader |
| 354 | vboot-gscvd-ranges += $(call amdfwread-range-cmd,PSPL2: 0x01) |
| 355 | |
| 356 | ifeq ($(CONFIG_VBOOT_STARTS_BEFORE_BOOTBLOCK),y) |
| 357 | # Adding range for PSP Verstage |
| 358 | vboot-gscvd-ranges += $(call amdfwread-range-cmd,PSPL2: 0x52) |
| 359 | endif # ifeq ($(CONFIG_VBOOT_STARTS_BEFORE_BOOTBLOCK),y) |
| 360 | endif # ifeq ($(CONFIG_VBOOT_GSCVD),y) |
| 361 | |
Jon Murphy | 4f73242 | 2022-08-05 15:43:44 -0600 | [diff] [blame] | 362 | endif # ($(CONFIG_SOC_AMD_MENDOCINO),y) |