blob: 8ad6000ad82f65f35e7c97150961362c95aad12e [file] [log] [blame]
Felix Held3c44c622022-01-10 20:57:29 +01001# SPDX-License-Identifier: BSD-3-Clause
2
3# TODO: Check if this is still correct
4
Jon Murphy4f732422022-08-05 15:43:44 -06005ifeq ($(CONFIG_SOC_AMD_MENDOCINO),y)
Felix Held3c44c622022-01-10 20:57:29 +01006
7subdirs-$(CONFIG_VBOOT_STARTS_BEFORE_BOOTBLOCK) += psp_verstage
8
9# Beware that all-y also adds the compilation unit to verstage on PSP
10all-y += config.c
11all-y += aoac.c
12
Felix Held3c44c622022-01-10 20:57:29 +010013bootblock-y += early_fch.c
Raul E Rangeld0b059f2022-03-24 17:04:11 -060014bootblock-y += espi_util.c
Felix Held3c44c622022-01-10 20:57:29 +010015bootblock-y += gpio.c
16bootblock-y += i2c.c
17bootblock-y += reset.c
18bootblock-y += uart.c
19
20verstage-y += i2c.c
Karthikeyan Ramasubramaniana99c9e32022-07-14 14:52:00 -060021verstage-y += espi_util.c
Felix Held3c44c622022-01-10 20:57:29 +010022verstage_x86-y += gpio.c
23verstage_x86-y += reset.c
24verstage_x86-y += uart.c
25
26romstage-y += fsp_m_params.c
27romstage-y += gpio.c
28romstage-y += i2c.c
29romstage-y += reset.c
30romstage-y += romstage.c
31romstage-y += uart.c
32
33ramstage-y += acpi.c
34ramstage-y += agesa_acpi.c
35ramstage-y += chip.c
Felix Held3c44c622022-01-10 20:57:29 +010036ramstage-y += cpu.c
Felix Held3c44c622022-01-10 20:57:29 +010037ramstage-y += fch.c
38ramstage-y += fsp_s_params.c
39ramstage-y += gpio.c
Felix Held3c44c622022-01-10 20:57:29 +010040ramstage-y += i2c.c
41ramstage-y += mca.c
42ramstage-y += preload.c
43ramstage-y += reset.c
44ramstage-y += root_complex.c
45ramstage-y += uart.c
46ramstage-y += xhci.c
47
48smm-y += gpio.c
49smm-y += smihandler.c
50smm-y += smu.c
51smm-$(CONFIG_DEBUG_SMI) += uart.c
52
Jon Murphy4f732422022-08-05 15:43:44 -060053CPPFLAGS_common += -I$(src)/soc/amd/mendocino/include
54CPPFLAGS_common += -I$(src)/soc/amd/mendocino/acpi
55CPPFLAGS_common += -I$(src)/vendorcode/amd/fsp/mendocino
Felix Held3c44c622022-01-10 20:57:29 +010056
Nikolai Vyssotskib02a5012022-09-24 08:48:39 -050057# allow site-local Makefile to override blobs location
58ifeq ($(MAINBOARD_BLOBS_DIR),)
Felix Held3c44c622022-01-10 20:57:29 +010059MAINBOARD_BLOBS_DIR:=$(top)/3rdparty/blobs/mainboard/$(MAINBOARDDIR)
Nikolai Vyssotskib02a5012022-09-24 08:48:39 -050060endif
Felix Held3c44c622022-01-10 20:57:29 +010061
62# ROMSIG Normally At ROMBASE + 0x20000
63# Overridden by CONFIG_AMD_FWM_POSITION_INDEX
64# +-----------+---------------+----------------+------------+
65# |0x55AA55AA | | | |
66# +-----------+---------------+----------------+------------+
67# | | PSPDIR ADDR | BIOSDIR ADDR |
68# +-----------+---------------+----------------+
69
70$(if $(CONFIG_AMD_FWM_POSITION_INDEX), ,\
71 $(error Invalid AMD firmware position index. Check if the board sets a valid ROM size))
72
Jon Murphy4f732422022-08-05 15:43:44 -060073MENDOCINO_FWM_POSITION=$(call int-add, \
Felix Held3c44c622022-01-10 20:57:29 +010074 $(call int-subtract, 0xffffffff \
75 $(call int-shift-left, \
76 0x80000 $(CONFIG_AMD_FWM_POSITION_INDEX))) 0x20000 1)
77
Karthikeyan Ramasubramaniane30e4f52022-08-16 17:39:41 -060078# 0x80 accounts for the cbfs_file struct + filename + metadata structs, aligned to 64 bytes
Robert Ziebab26d0052022-01-24 16:37:47 -070079# Building the cbfs image will fail if the offset isn't large enough
Karthikeyan Ramasubramaniane30e4f52022-08-16 17:39:41 -060080AMD_FW_AB_POSITION := 0x80
Robert Ziebab26d0052022-01-24 16:37:47 -070081
Jon Murphy4f732422022-08-05 15:43:44 -060082MENDOCINO_FW_A_POSITION=$(call int-add, \
Felix Held3c44c622022-01-10 20:57:29 +010083 $(shell awk '$$2 == "FMAP_SECTION_FW_MAIN_A_START" {print $$3}' $(obj)/fmap_config.h) \
Robert Ziebab26d0052022-01-24 16:37:47 -070084 $(AMD_FW_AB_POSITION))
Felix Held3c44c622022-01-10 20:57:29 +010085
Jon Murphy4f732422022-08-05 15:43:44 -060086MENDOCINO_FW_B_POSITION=$(call int-add, \
Felix Held3c44c622022-01-10 20:57:29 +010087 $(shell awk '$$2 == "FMAP_SECTION_FW_MAIN_B_START" {print $$3}' $(obj)/fmap_config.h) \
Robert Ziebab26d0052022-01-24 16:37:47 -070088 $(AMD_FW_AB_POSITION))
Karthikeyan Ramasubramanian716c8f02022-12-15 14:57:05 -070089
90MENDOCINO_FW_BODY_OFFSET := 0x100
91
Felix Held3c44c622022-01-10 20:57:29 +010092#
93# PSP Directory Table items
94#
95# Certain ordering requirements apply, however these are ensured by amdfwtool.
96# For more information see "AMD Platform Security Processor BIOS Architecture
97# Design Guide for AMD Family 17h Processors" (PID #55758, NDA only).
98#
99
Felix Held3c44c622022-01-10 20:57:29 +0100100ifeq ($(CONFIG_PSP_DISABLE_POSTCODES),y)
101PSP_SOFTFUSE_BITS += 7
102endif
103
Felix Held3c44c622022-01-10 20:57:29 +0100104ifeq ($(CONFIG_PSP_UNLOCK_SECURE_DEBUG),y)
105# Enable secure debug unlock
106PSP_SOFTFUSE_BITS += 0
107OPT_TOKEN_UNLOCK="--token-unlock"
108endif
109
110ifeq ($(CONFIG_PSP_LOAD_MP2_FW),y)
111OPT_PSP_LOAD_MP2_FW="--load-mp2-fw"
112else
113# Disable MP2 firmware loading
114PSP_SOFTFUSE_BITS += 29
115endif
116
Felix Held3c44c622022-01-10 20:57:29 +0100117# Use additional Soft Fuse bits specified in Kconfig
118PSP_SOFTFUSE_BITS += $(call strip_quotes, $(CONFIG_PSP_SOFTFUSE_BITS))
119
120# type = 0x3a
121ifeq ($(CONFIG_HAVE_PSP_WHITELIST_FILE),y)
122PSP_WHITELIST_FILE=$(CONFIG_PSP_WHITELIST_FILE)
123endif
124
Karthikeyan Ramasubramanian8ee94292022-04-01 17:21:14 -0600125# type = 0x55
126ifeq ($(CONFIG_HAVE_SPL_FILE),y)
127SPL_TABLE_FILE=$(CONFIG_SPL_TABLE_FILE)
Felix Held40a38cc2022-09-12 16:18:45 +0200128ifeq ($(CONFIG_HAVE_SPL_RW_AB_FILE),y)
129SPL_RW_AB_TABLE_FILE=$(CONFIG_SPL_RW_AB_TABLE_FILE)
130else
131SPL_RW_AB_TABLE_FILE=$(CONFIG_SPL_TABLE_FILE)
132endif
Karthikeyan Ramasubramanian8ee94292022-04-01 17:21:14 -0600133endif
134
Felix Held3c44c622022-01-10 20:57:29 +0100135#
136# BIOS Directory Table items - proper ordering is managed by amdfwtool
137#
138
139# type = 0x60
140PSP_APCB_FILES=$(APCB_SOURCES) $(APCB_SOURCES_RECOVERY)
141
142# type = 0x61
143PSP_APOB_BASE=$(CONFIG_PSP_APOB_DRAM_ADDRESS)
144
145# type = 0x62
146PSP_BIOSBIN_FILE=$(obj)/amd_biospsp.img
147PSP_ELF_FILE=$(objcbfs)/bootblock.elf
Felix Held3b89c952022-11-22 20:02:46 +0100148PSP_BIOSBIN_SIZE=$(shell $(READELF_bootblock) -Wl $(PSP_ELF_FILE) | grep LOAD | awk '{print $$5}')
149PSP_BIOSBIN_DEST=$(shell $(READELF_bootblock) -Wl $(PSP_ELF_FILE) | grep LOAD | awk '{print $$3}')
Felix Held3c44c622022-01-10 20:57:29 +0100150
151# type = 0x63 - construct APOB NV base/size from flash map
152# The flashmap section used for this is expected to be named RW_MRC_CACHE
153APOB_NV_SIZE=$(shell awk '$$2 == "FMAP_SECTION_RW_MRC_CACHE_SIZE" {print $$3}' $(obj)/fmap_config.h)
154APOB_NV_BASE=$(shell awk '$$2 == "FMAP_SECTION_RW_MRC_CACHE_START" {print $$3}' $(obj)/fmap_config.h)
155
156ifeq ($(CONFIG_VBOOT_STARTS_BEFORE_BOOTBLOCK),y)
157# type = 0x6B - PSP Shared memory location
158ifneq ($(CONFIG_PSP_SHAREDMEM_SIZE),0x0)
159PSP_SHAREDMEM_SIZE=$(CONFIG_PSP_SHAREDMEM_SIZE)
160PSP_SHAREDMEM_BASE=$(shell awk '$$3 == "_psp_sharedmem_dram" {printf "0x" $$1}' $(objcbfs)/bootblock.map)
161endif
162
163# type = 0x52 - PSP Bootloader Userspace Application (verstage)
164PSP_VERSTAGE_FILE=$(call strip_quotes,$(CONFIG_PSP_VERSTAGE_FILE))
165PSP_VERSTAGE_SIG_FILE=$(call strip_quotes,$(CONFIG_PSP_VERSTAGE_SIGNING_TOKEN))
166endif # CONFIG_VBOOT_STARTS_BEFORE_BOOTBLOCK
167
Karthikeyan Ramasubramanian6e443642022-08-25 16:13:17 -0600168ifeq ($(CONFIG_SEPARATE_SIGNED_PSPFW),y)
169SIGNED_AMDFW_A_POSITION=$(call int-subtract, \
170 $(shell awk '$$2 == "FMAP_SECTION_SIGNED_AMDFW_A_START" {print $$3}' $(obj)/fmap_config.h) \
171 $(shell awk '$$2 == "FMAP_SECTION_FLASH_START" {print $$3}' $(obj)/fmap_config.h))
172SIGNED_AMDFW_B_POSITION=$(call int-subtract, \
173 $(shell awk '$$2 == "FMAP_SECTION_SIGNED_AMDFW_B_START" {print $$3}' $(obj)/fmap_config.h) \
174 $(shell awk '$$2 == "FMAP_SECTION_FLASH_START" {print $$3}' $(obj)/fmap_config.h))
175SIGNED_AMDFW_A_FILE=$(obj)/amdfw_a.rom.signed
176SIGNED_AMDFW_B_FILE=$(obj)/amdfw_b.rom.signed
177endif # CONFIG_SEPARATE_SIGNED_PSPFW
178
Felix Held3c44c622022-01-10 20:57:29 +0100179# Helper function to return a value with given bit set
180# Soft Fuse type = 0xb - See #55758 (NDA) for bit definitions.
181set-bit=$(call int-shift-left, 1 $(call _toint,$1))
182PSP_SOFTFUSE=$(shell A=$(call int-add, \
183 $(foreach bit,$(PSP_SOFTFUSE_BITS),$(call set-bit,$(bit)))); printf "0x%x" $$A)
184
185#
186# Build the arguments to amdfwtool (order is unimportant). Missing file names
187# result in empty OPT_ variables, i.e. the argument is not passed to amdfwtool.
188#
189
190add_opt_prefix=$(if $(call strip_quotes, $(1)), $(2) $(call strip_quotes, $(1)), )
191
192OPT_VERSTAGE_FILE=$(call add_opt_prefix, $(PSP_VERSTAGE_FILE), --verstage)
193OPT_VERSTAGE_SIG_FILE=$(call add_opt_prefix, $(PSP_VERSTAGE_SIG_FILE), --verstage_sig)
194
195OPT_PSP_APCB_FILES= $(if $(APCB_SOURCES), --instance 0 --apcb $(APCB_SOURCES)) \
196 $(if $(APCB_SOURCES_RECOVERY), --instance 10 --apcb $(APCB_SOURCES_RECOVERY)) \
197 $(if $(APCB_SOURCES_68), --instance 18 --apcb $(APCB_SOURCES_68))
198
199OPT_APOB_ADDR=$(call add_opt_prefix, $(PSP_APOB_BASE), --apob-base)
200OPT_PSP_BIOSBIN_FILE=$(call add_opt_prefix, $(PSP_BIOSBIN_FILE), --bios-bin)
201OPT_PSP_BIOSBIN_DEST=$(call add_opt_prefix, $(PSP_BIOSBIN_DEST), --bios-bin-dest)
202OPT_PSP_BIOSBIN_SIZE=$(call add_opt_prefix, $(PSP_BIOSBIN_SIZE), --bios-uncomp-size)
203
204OPT_PSP_SHAREDMEM_BASE=$(call add_opt_prefix, $(PSP_SHAREDMEM_BASE), --sharedmem)
205OPT_PSP_SHAREDMEM_SIZE=$(call add_opt_prefix, $(PSP_SHAREDMEM_SIZE), --sharedmem-size)
206OPT_APOB_NV_SIZE=$(call add_opt_prefix, $(APOB_NV_SIZE), --apob-nv-size)
207OPT_APOB_NV_BASE=$(call add_opt_prefix, $(APOB_NV_BASE),--apob-nv-base)
208OPT_EFS_SPI_READ_MODE=$(call add_opt_prefix, $(CONFIG_EFS_SPI_READ_MODE), --spi-read-mode)
209OPT_EFS_SPI_SPEED=$(call add_opt_prefix, $(CONFIG_EFS_SPI_SPEED), --spi-speed)
210OPT_EFS_SPI_MICRON_FLAG=$(call add_opt_prefix, $(CONFIG_EFS_SPI_MICRON_FLAG), --spi-micron-flag)
211
Karthikeyan Ramasubramanian6e443642022-08-25 16:13:17 -0600212OPT_SIGNED_AMDFW_A_POSITION=$(call add_opt_prefix, $(SIGNED_AMDFW_A_POSITION), --signed-addr)
213OPT_SIGNED_AMDFW_A_FILE=$(call add_opt_prefix, $(SIGNED_AMDFW_A_FILE), --signed-output)
214OPT_SIGNED_AMDFW_B_POSITION=$(call add_opt_prefix, $(SIGNED_AMDFW_B_POSITION), --signed-addr)
215OPT_SIGNED_AMDFW_B_FILE=$(call add_opt_prefix, $(SIGNED_AMDFW_B_FILE), --signed-output)
216
Felix Held3c44c622022-01-10 20:57:29 +0100217OPT_PSP_SOFTFUSE=$(call add_opt_prefix, $(PSP_SOFTFUSE), --soft-fuse)
218
219OPT_WHITELIST_FILE=$(call add_opt_prefix, $(PSP_WHITELIST_FILE), --whitelist)
Karthikeyan Ramasubramanian8ee94292022-04-01 17:21:14 -0600220OPT_SPL_TABLE_FILE=$(call add_opt_prefix, $(SPL_TABLE_FILE), --spl-table)
Felix Held40a38cc2022-09-12 16:18:45 +0200221OPT_SPL_RW_AB_TABLE_FILE=$(call add_opt_prefix, $(SPL_RW_AB_TABLE_FILE), --spl-table)
Felix Held3c44c622022-01-10 20:57:29 +0100222
Karthikeyan Ramasubramanian176b5632022-04-08 17:40:50 -0600223# If vboot uses 2 RW slots, then 2 copies of PSP binaries are redundant
224OPT_RECOVERY_AB_SINGLE_COPY=$(if $(CONFIG_VBOOT_SLOTS_RW_AB), --recovery-ab-single-copy)
225
Felix Held3c44c622022-01-10 20:57:29 +0100226AMDFW_COMMON_ARGS=$(OPT_PSP_APCB_FILES) \
227 $(OPT_APOB_ADDR) \
228 $(OPT_PSP_BIOSBIN_FILE) \
229 $(OPT_PSP_BIOSBIN_DEST) \
230 $(OPT_PSP_BIOSBIN_SIZE) \
231 $(OPT_PSP_SOFTFUSE) \
232 $(OPT_PSP_LOAD_MP2_FW) \
233 --use-pspsecureos \
234 --load-s0i3 \
235 --combo-capable \
236 $(OPT_TOKEN_UNLOCK) \
237 $(OPT_WHITELIST_FILE) \
238 $(OPT_PSP_SHAREDMEM_BASE) \
239 $(OPT_PSP_SHAREDMEM_SIZE) \
240 $(OPT_EFS_SPI_READ_MODE) \
241 $(OPT_EFS_SPI_SPEED) \
242 $(OPT_EFS_SPI_MICRON_FLAG) \
243 --config $(CONFIG_AMDFW_CONFIG_FILE) \
Jon Murphy4f732422022-08-05 15:43:44 -0600244 --soc-name "Mendocino" \
Karthikeyan Ramasubramanian176b5632022-04-08 17:40:50 -0600245 --flashsize $(CONFIG_ROM_SIZE) \
246 $(OPT_RECOVERY_AB_SINGLE_COPY)
Felix Held3c44c622022-01-10 20:57:29 +0100247
248$(obj)/amdfw.rom: $(call strip_quotes, $(PSP_BIOSBIN_FILE)) \
249 $(PSP_VERSTAGE_FILE) \
250 $(PSP_VERSTAGE_SIG_FILE) \
251 $$(PSP_APCB_FILES) \
252 $(DEP_FILES) \
253 $(AMDFWTOOL) \
254 $(obj)/fmap_config.h \
255 $(objcbfs)/bootblock.elf # this target also creates the .map file
256 $(if $(PSP_APCB_FILES), ,$(error APCB_SOURCES is not set))
257 rm -f $@
258 @printf " AMDFWTOOL $(subst $(obj)/,,$(@))\n"
259 $(AMDFWTOOL) \
260 $(AMDFW_COMMON_ARGS) \
261 $(OPT_APOB_NV_SIZE) \
262 $(OPT_APOB_NV_BASE) \
263 $(OPT_VERSTAGE_FILE) \
264 $(OPT_VERSTAGE_SIG_FILE) \
Felix Held40a38cc2022-09-12 16:18:45 +0200265 $(OPT_SPL_TABLE_FILE) \
Jon Murphy4f732422022-08-05 15:43:44 -0600266 --location $(shell printf "%#x" $(MENDOCINO_FWM_POSITION)) \
Felix Held3c44c622022-01-10 20:57:29 +0100267 --output $@
268
Karthikeyan Ramasubramanian0a0e7512022-09-21 00:41:04 -0600269ifeq ($(CONFIG_CBFS_VERIFICATION)$(CONFIG_VBOOT_STARTS_IN_BOOTBLOCK),yy)
270$(PSP_BIOSBIN_FILE): $(PSP_ELF_FILE)
271 rm -f $@
272 $(OBJCOPY_bootblock) -O binary $< $@
273else
Felix Held3c44c622022-01-10 20:57:29 +0100274$(PSP_BIOSBIN_FILE): $(PSP_ELF_FILE) $(AMDCOMPRESS)
275 rm -f $@
276 @printf " AMDCOMPRS $(subst $(obj)/,,$(@))\n"
277 $(AMDCOMPRESS) --infile $(PSP_ELF_FILE) --outfile $@ --compress \
278 --maxsize $(PSP_BIOSBIN_SIZE)
Karthikeyan Ramasubramanian0a0e7512022-09-21 00:41:04 -0600279endif
Felix Held3c44c622022-01-10 20:57:29 +0100280
281$(obj)/amdfw_a.rom: $(obj)/amdfw.rom
282 rm -f $@
283 @printf " AMDFWTOOL $(subst $(obj)/,,$(@))\n"
284 $(AMDFWTOOL) \
285 $(AMDFW_COMMON_ARGS) \
286 $(OPT_APOB_NV_SIZE) \
287 $(OPT_APOB_NV_BASE) \
Felix Held40a38cc2022-09-12 16:18:45 +0200288 $(OPT_SPL_RW_AB_TABLE_FILE) \
Karthikeyan Ramasubramanian6e443642022-08-25 16:13:17 -0600289 $(OPT_SIGNED_AMDFW_A_POSITION) \
290 $(OPT_SIGNED_AMDFW_A_FILE) \
Jon Murphy4f732422022-08-05 15:43:44 -0600291 --location $(shell printf "%#x" $(MENDOCINO_FW_A_POSITION)) \
Karthikeyan Ramasubramanian716c8f02022-12-15 14:57:05 -0700292 --body-location $(shell printf "%#x" $$(($(MENDOCINO_FW_A_POSITION) + $(MENDOCINO_FW_BODY_OFFSET)))) \
Felix Held3c44c622022-01-10 20:57:29 +0100293 --anywhere \
Felix Held3c44c622022-01-10 20:57:29 +0100294 --output $@
295
296$(obj)/amdfw_b.rom: $(obj)/amdfw.rom
297 rm -f $@
298 @printf " AMDFWTOOL $(subst $(obj)/,,$(@))\n"
299 $(AMDFWTOOL) \
300 $(AMDFW_COMMON_ARGS) \
301 $(OPT_APOB_NV_SIZE) \
302 $(OPT_APOB_NV_BASE) \
Felix Held40a38cc2022-09-12 16:18:45 +0200303 $(OPT_SPL_RW_AB_TABLE_FILE) \
Karthikeyan Ramasubramanian6e443642022-08-25 16:13:17 -0600304 $(OPT_SIGNED_AMDFW_B_POSITION) \
305 $(OPT_SIGNED_AMDFW_B_FILE) \
Jon Murphy4f732422022-08-05 15:43:44 -0600306 --location $(shell printf "%#x" $(MENDOCINO_FW_B_POSITION)) \
Karthikeyan Ramasubramanian716c8f02022-12-15 14:57:05 -0700307 --body-location $(shell printf "%#x" $$(($(MENDOCINO_FW_B_POSITION) + $(MENDOCINO_FW_BODY_OFFSET)))) \
Felix Held3c44c622022-01-10 20:57:29 +0100308 --anywhere \
Felix Held3c44c622022-01-10 20:57:29 +0100309 --output $@
310
Karthikeyan Ramasubramanian716c8f02022-12-15 14:57:05 -0700311$(obj)/amdfw_a.rom.efs: $(obj)/amdfw_a.rom
312$(obj)/amdfw_b.rom.efs: $(obj)/amdfw_b.rom
Felix Held3c44c622022-01-10 20:57:29 +0100313
Matt DeVillierf9fea862022-10-04 16:41:28 -0500314ifeq ($(CONFIG_VBOOT_SLOTS_RW_A)$(CONFIG_VBOOT_STARTS_BEFORE_BOOTBLOCK),yy)
Felix Held3c44c622022-01-10 20:57:29 +0100315cbfs-files-y += apu/amdfw_a
Karthikeyan Ramasubramanian716c8f02022-12-15 14:57:05 -0700316apu/amdfw_a-file := $(obj)/amdfw_a.rom.efs
Robert Ziebab26d0052022-01-24 16:37:47 -0700317apu/amdfw_a-position := $(AMD_FW_AB_POSITION)
Felix Held3c44c622022-01-10 20:57:29 +0100318apu/amdfw_a-type := raw
Karthikeyan Ramasubramanian716c8f02022-12-15 14:57:05 -0700319
320cbfs-files-y += apu/amdfw_a_body
321apu/amdfw_a_body-file := $(obj)/amdfw_a.rom
322apu/amdfw_a_body-position := $(call int-add, $(AMD_FW_AB_POSITION) $(MENDOCINO_FW_BODY_OFFSET))
323apu/amdfw_a_body-type := raw
Matt DeVillierf9fea862022-10-04 16:41:28 -0500324endif
Felix Held3c44c622022-01-10 20:57:29 +0100325
Matt DeVillierf9fea862022-10-04 16:41:28 -0500326ifeq ($(CONFIG_VBOOT_SLOTS_RW_AB)$(CONFIG_VBOOT_STARTS_BEFORE_BOOTBLOCK),yy)
Felix Held3c44c622022-01-10 20:57:29 +0100327cbfs-files-y += apu/amdfw_b
Karthikeyan Ramasubramanian716c8f02022-12-15 14:57:05 -0700328apu/amdfw_b-file := $(obj)/amdfw_b.rom.efs
Robert Ziebab26d0052022-01-24 16:37:47 -0700329apu/amdfw_b-position := $(AMD_FW_AB_POSITION)
Felix Held3c44c622022-01-10 20:57:29 +0100330apu/amdfw_b-type := raw
Karthikeyan Ramasubramanian716c8f02022-12-15 14:57:05 -0700331
332cbfs-files-y += apu/amdfw_b_body
333apu/amdfw_b_body-file := $(obj)/amdfw_b.rom
334apu/amdfw_b_body-position := $(call int-add, $(AMD_FW_AB_POSITION) $(MENDOCINO_FW_BODY_OFFSET))
335apu/amdfw_b_body-type := raw
Matt DeVillierf9fea862022-10-04 16:41:28 -0500336endif
Karthikeyan Ramasubramanian6e443642022-08-25 16:13:17 -0600337
Matt DeVillierf9fea862022-10-04 16:41:28 -0500338ifeq ($(CONFIG_SEPARATE_SIGNED_PSPFW)$(CONFIG_VBOOT_STARTS_BEFORE_BOOTBLOCK),yy)
Karthikeyan Ramasubramanian6e443642022-08-25 16:13:17 -0600339build_complete:: $(obj)/amdfw_a.rom $(obj)/amdfw_b.rom
340 @printf " Adding Signed ROM and HASH\n"
341 $(CBFSTOOL) $(obj)/coreboot.rom write -u -r SIGNED_AMDFW_A -i 0 -f $(obj)/amdfw_a.rom.signed
342 $(CBFSTOOL) $(obj)/coreboot.rom write -u -r SIGNED_AMDFW_B -i 0 -f $(obj)/amdfw_b.rom.signed
343 $(CBFSTOOL) $(obj)/coreboot.rom add -r FW_MAIN_A -f $(obj)/amdfw_a.rom.signed.hash \
344 -n apu/amdfw_a_hash -t raw
345 $(CBFSTOOL) $(obj)/coreboot.rom add -r FW_MAIN_B -f $(obj)/amdfw_b.rom.signed.hash \
346 -n apu/amdfw_b_hash -t raw
Felix Held3c44c622022-01-10 20:57:29 +0100347endif
348
Karthikeyan Ramasubramaniand1130b72022-08-16 17:42:57 -0600349# Add ranges for all components up until the first segment of BIOS to be verified by GSC
350ifeq ($(CONFIG_VBOOT_GSCVD),y)
351# Adding range for Bootblock
352vboot-gscvd-ranges += $(call amdfwread-range-cmd,BIOSL2: 0x62)
353# Adding range for PSP Stage1 Bootloader
354vboot-gscvd-ranges += $(call amdfwread-range-cmd,PSPL2: 0x01)
355
356ifeq ($(CONFIG_VBOOT_STARTS_BEFORE_BOOTBLOCK),y)
357# Adding range for PSP Verstage
358vboot-gscvd-ranges += $(call amdfwread-range-cmd,PSPL2: 0x52)
359endif # ifeq ($(CONFIG_VBOOT_STARTS_BEFORE_BOOTBLOCK),y)
360endif # ifeq ($(CONFIG_VBOOT_GSCVD),y)
361
Jon Murphy4f732422022-08-05 15:43:44 -0600362endif # ($(CONFIG_SOC_AMD_MENDOCINO),y)