blob: 65a49b06038186bb1d85a79352d0c552fc6131ce [file] [log] [blame]
Felix Held3c44c622022-01-10 20:57:29 +01001# SPDX-License-Identifier: BSD-3-Clause
2
Jon Murphy4f732422022-08-05 15:43:44 -06003ifeq ($(CONFIG_SOC_AMD_MENDOCINO),y)
Felix Held3c44c622022-01-10 20:57:29 +01004
5subdirs-$(CONFIG_VBOOT_STARTS_BEFORE_BOOTBLOCK) += psp_verstage
6
7# Beware that all-y also adds the compilation unit to verstage on PSP
8all-y += config.c
9all-y += aoac.c
10
Felix Held3c44c622022-01-10 20:57:29 +010011bootblock-y += early_fch.c
Raul E Rangeld0b059f2022-03-24 17:04:11 -060012bootblock-y += espi_util.c
Felix Held3c44c622022-01-10 20:57:29 +010013bootblock-y += gpio.c
14bootblock-y += i2c.c
Felix Held3c44c622022-01-10 20:57:29 +010015bootblock-y += uart.c
16
17verstage-y += i2c.c
Karthikeyan Ramasubramaniana99c9e32022-07-14 14:52:00 -060018verstage-y += espi_util.c
Felix Held3c44c622022-01-10 20:57:29 +010019verstage_x86-y += gpio.c
Felix Held3c44c622022-01-10 20:57:29 +010020verstage_x86-y += uart.c
21
22romstage-y += fsp_m_params.c
23romstage-y += gpio.c
24romstage-y += i2c.c
Felix Held3c44c622022-01-10 20:57:29 +010025romstage-y += romstage.c
26romstage-y += uart.c
27
28ramstage-y += acpi.c
29ramstage-y += agesa_acpi.c
30ramstage-y += chip.c
Felix Held3c44c622022-01-10 20:57:29 +010031ramstage-y += cpu.c
Felix Held3c44c622022-01-10 20:57:29 +010032ramstage-y += fch.c
33ramstage-y += fsp_s_params.c
34ramstage-y += gpio.c
Felix Held3c44c622022-01-10 20:57:29 +010035ramstage-y += i2c.c
36ramstage-y += mca.c
Felix Held3c44c622022-01-10 20:57:29 +010037ramstage-y += root_complex.c
38ramstage-y += uart.c
39ramstage-y += xhci.c
40
41smm-y += gpio.c
42smm-y += smihandler.c
Felix Held3c44c622022-01-10 20:57:29 +010043smm-$(CONFIG_DEBUG_SMI) += uart.c
44
Jon Murphy4f732422022-08-05 15:43:44 -060045CPPFLAGS_common += -I$(src)/soc/amd/mendocino/include
46CPPFLAGS_common += -I$(src)/soc/amd/mendocino/acpi
47CPPFLAGS_common += -I$(src)/vendorcode/amd/fsp/mendocino
Felix Held3c44c622022-01-10 20:57:29 +010048
Felix Held3c44c622022-01-10 20:57:29 +010049# ROMSIG Normally At ROMBASE + 0x20000
50# Overridden by CONFIG_AMD_FWM_POSITION_INDEX
51# +-----------+---------------+----------------+------------+
52# |0x55AA55AA | | | |
53# +-----------+---------------+----------------+------------+
54# | | PSPDIR ADDR | BIOSDIR ADDR |
55# +-----------+---------------+----------------+
56
57$(if $(CONFIG_AMD_FWM_POSITION_INDEX), ,\
58 $(error Invalid AMD firmware position index. Check if the board sets a valid ROM size))
59
Jon Murphy4f732422022-08-05 15:43:44 -060060MENDOCINO_FWM_POSITION=$(call int-add, \
Felix Held3c44c622022-01-10 20:57:29 +010061 $(call int-subtract, 0xffffffff \
62 $(call int-shift-left, \
63 0x80000 $(CONFIG_AMD_FWM_POSITION_INDEX))) 0x20000 1)
64
Karthikeyan Ramasubramaniane30e4f52022-08-16 17:39:41 -060065# 0x80 accounts for the cbfs_file struct + filename + metadata structs, aligned to 64 bytes
Robert Ziebab26d0052022-01-24 16:37:47 -070066# Building the cbfs image will fail if the offset isn't large enough
Karthikeyan Ramasubramaniane30e4f52022-08-16 17:39:41 -060067AMD_FW_AB_POSITION := 0x80
Robert Ziebab26d0052022-01-24 16:37:47 -070068
Jon Murphy4f732422022-08-05 15:43:44 -060069MENDOCINO_FW_A_POSITION=$(call int-add, \
Felix Held3c44c622022-01-10 20:57:29 +010070 $(shell awk '$$2 == "FMAP_SECTION_FW_MAIN_A_START" {print $$3}' $(obj)/fmap_config.h) \
Robert Ziebab26d0052022-01-24 16:37:47 -070071 $(AMD_FW_AB_POSITION))
Felix Held3c44c622022-01-10 20:57:29 +010072
Jon Murphy4f732422022-08-05 15:43:44 -060073MENDOCINO_FW_B_POSITION=$(call int-add, \
Felix Held3c44c622022-01-10 20:57:29 +010074 $(shell awk '$$2 == "FMAP_SECTION_FW_MAIN_B_START" {print $$3}' $(obj)/fmap_config.h) \
Robert Ziebab26d0052022-01-24 16:37:47 -070075 $(AMD_FW_AB_POSITION))
Karthikeyan Ramasubramanian716c8f02022-12-15 14:57:05 -070076
77MENDOCINO_FW_BODY_OFFSET := 0x100
78
Felix Held3c44c622022-01-10 20:57:29 +010079#
80# PSP Directory Table items
81#
82# Certain ordering requirements apply, however these are ensured by amdfwtool.
83# For more information see "AMD Platform Security Processor BIOS Architecture
84# Design Guide for AMD Family 17h Processors" (PID #55758, NDA only).
85#
86
Felix Held3c44c622022-01-10 20:57:29 +010087ifeq ($(CONFIG_PSP_DISABLE_POSTCODES),y)
88PSP_SOFTFUSE_BITS += 7
89endif
90
Felix Held3c44c622022-01-10 20:57:29 +010091ifeq ($(CONFIG_PSP_UNLOCK_SECURE_DEBUG),y)
92# Enable secure debug unlock
93PSP_SOFTFUSE_BITS += 0
94OPT_TOKEN_UNLOCK="--token-unlock"
95endif
96
97ifeq ($(CONFIG_PSP_LOAD_MP2_FW),y)
98OPT_PSP_LOAD_MP2_FW="--load-mp2-fw"
99else
100# Disable MP2 firmware loading
101PSP_SOFTFUSE_BITS += 29
102endif
103
Felix Held3c44c622022-01-10 20:57:29 +0100104# Use additional Soft Fuse bits specified in Kconfig
105PSP_SOFTFUSE_BITS += $(call strip_quotes, $(CONFIG_PSP_SOFTFUSE_BITS))
106
107# type = 0x3a
108ifeq ($(CONFIG_HAVE_PSP_WHITELIST_FILE),y)
109PSP_WHITELIST_FILE=$(CONFIG_PSP_WHITELIST_FILE)
110endif
111
Karthikeyan Ramasubramanian8ee94292022-04-01 17:21:14 -0600112# type = 0x55
113ifeq ($(CONFIG_HAVE_SPL_FILE),y)
114SPL_TABLE_FILE=$(CONFIG_SPL_TABLE_FILE)
Felix Held40a38cc2022-09-12 16:18:45 +0200115ifeq ($(CONFIG_HAVE_SPL_RW_AB_FILE),y)
116SPL_RW_AB_TABLE_FILE=$(CONFIG_SPL_RW_AB_TABLE_FILE)
117else
118SPL_RW_AB_TABLE_FILE=$(CONFIG_SPL_TABLE_FILE)
119endif
Karthikeyan Ramasubramanian8ee94292022-04-01 17:21:14 -0600120endif
121
Felix Held3c44c622022-01-10 20:57:29 +0100122#
123# BIOS Directory Table items - proper ordering is managed by amdfwtool
124#
125
126# type = 0x60
127PSP_APCB_FILES=$(APCB_SOURCES) $(APCB_SOURCES_RECOVERY)
128
129# type = 0x61
130PSP_APOB_BASE=$(CONFIG_PSP_APOB_DRAM_ADDRESS)
131
132# type = 0x62
133PSP_BIOSBIN_FILE=$(obj)/amd_biospsp.img
134PSP_ELF_FILE=$(objcbfs)/bootblock.elf
Felix Held3b89c952022-11-22 20:02:46 +0100135PSP_BIOSBIN_SIZE=$(shell $(READELF_bootblock) -Wl $(PSP_ELF_FILE) | grep LOAD | awk '{print $$5}')
136PSP_BIOSBIN_DEST=$(shell $(READELF_bootblock) -Wl $(PSP_ELF_FILE) | grep LOAD | awk '{print $$3}')
Felix Held3c44c622022-01-10 20:57:29 +0100137
138# type = 0x63 - construct APOB NV base/size from flash map
139# The flashmap section used for this is expected to be named RW_MRC_CACHE
140APOB_NV_SIZE=$(shell awk '$$2 == "FMAP_SECTION_RW_MRC_CACHE_SIZE" {print $$3}' $(obj)/fmap_config.h)
141APOB_NV_BASE=$(shell awk '$$2 == "FMAP_SECTION_RW_MRC_CACHE_START" {print $$3}' $(obj)/fmap_config.h)
142
Karthikeyan Ramasubramanianb9a62232023-02-23 15:53:59 -0700143ifeq ($(CONFIG_HAS_RECOVERY_MRC_CACHE),y)
144# On boards with recovery MRC cache, point type 0x63 entry to RECOVERY_MRC_CACHE.
145# Else use RW_MRC_CACHE. This entry will be added in the RO section.
146APOB_NV_RO_SIZE=$(shell awk '$$2 == "FMAP_SECTION_RECOVERY_MRC_CACHE_SIZE" {print $$3}' $(obj)/fmap_config.h)
147APOB_NV_RO_BASE=$(shell awk '$$2 == "FMAP_SECTION_RECOVERY_MRC_CACHE_START" {print $$3}' $(obj)/fmap_config.h)
148else
149APOB_NV_RO_SIZE=$(APOB_NV_SIZE)
150APOB_NV_RO_BASE=$(APOB_NV_BASE)
151endif
152
Felix Held3c44c622022-01-10 20:57:29 +0100153ifeq ($(CONFIG_VBOOT_STARTS_BEFORE_BOOTBLOCK),y)
154# type = 0x6B - PSP Shared memory location
155ifneq ($(CONFIG_PSP_SHAREDMEM_SIZE),0x0)
156PSP_SHAREDMEM_SIZE=$(CONFIG_PSP_SHAREDMEM_SIZE)
157PSP_SHAREDMEM_BASE=$(shell awk '$$3 == "_psp_sharedmem_dram" {printf "0x" $$1}' $(objcbfs)/bootblock.map)
158endif
159
160# type = 0x52 - PSP Bootloader Userspace Application (verstage)
161PSP_VERSTAGE_FILE=$(call strip_quotes,$(CONFIG_PSP_VERSTAGE_FILE))
162PSP_VERSTAGE_SIG_FILE=$(call strip_quotes,$(CONFIG_PSP_VERSTAGE_SIGNING_TOKEN))
163endif # CONFIG_VBOOT_STARTS_BEFORE_BOOTBLOCK
164
Karthikeyan Ramasubramanian6e443642022-08-25 16:13:17 -0600165ifeq ($(CONFIG_SEPARATE_SIGNED_PSPFW),y)
166SIGNED_AMDFW_A_POSITION=$(call int-subtract, \
167 $(shell awk '$$2 == "FMAP_SECTION_SIGNED_AMDFW_A_START" {print $$3}' $(obj)/fmap_config.h) \
168 $(shell awk '$$2 == "FMAP_SECTION_FLASH_START" {print $$3}' $(obj)/fmap_config.h))
169SIGNED_AMDFW_B_POSITION=$(call int-subtract, \
170 $(shell awk '$$2 == "FMAP_SECTION_SIGNED_AMDFW_B_START" {print $$3}' $(obj)/fmap_config.h) \
171 $(shell awk '$$2 == "FMAP_SECTION_FLASH_START" {print $$3}' $(obj)/fmap_config.h))
Zheng Bao69ea83c2023-01-22 21:08:18 +0800172SIGNED_AMDFW_A_FILE=$(obj)/amdfw_a.rom.body.signed
173SIGNED_AMDFW_B_FILE=$(obj)/amdfw_b.rom.body.signed
Karthikeyan Ramasubramanian6e443642022-08-25 16:13:17 -0600174endif # CONFIG_SEPARATE_SIGNED_PSPFW
175
Felix Held3c44c622022-01-10 20:57:29 +0100176# Helper function to return a value with given bit set
177# Soft Fuse type = 0xb - See #55758 (NDA) for bit definitions.
178set-bit=$(call int-shift-left, 1 $(call _toint,$1))
179PSP_SOFTFUSE=$(shell A=$(call int-add, \
180 $(foreach bit,$(PSP_SOFTFUSE_BITS),$(call set-bit,$(bit)))); printf "0x%x" $$A)
181
182#
183# Build the arguments to amdfwtool (order is unimportant). Missing file names
184# result in empty OPT_ variables, i.e. the argument is not passed to amdfwtool.
185#
186
187add_opt_prefix=$(if $(call strip_quotes, $(1)), $(2) $(call strip_quotes, $(1)), )
188
189OPT_VERSTAGE_FILE=$(call add_opt_prefix, $(PSP_VERSTAGE_FILE), --verstage)
190OPT_VERSTAGE_SIG_FILE=$(call add_opt_prefix, $(PSP_VERSTAGE_SIG_FILE), --verstage_sig)
191
192OPT_PSP_APCB_FILES= $(if $(APCB_SOURCES), --instance 0 --apcb $(APCB_SOURCES)) \
193 $(if $(APCB_SOURCES_RECOVERY), --instance 10 --apcb $(APCB_SOURCES_RECOVERY)) \
194 $(if $(APCB_SOURCES_68), --instance 18 --apcb $(APCB_SOURCES_68))
195
196OPT_APOB_ADDR=$(call add_opt_prefix, $(PSP_APOB_BASE), --apob-base)
197OPT_PSP_BIOSBIN_FILE=$(call add_opt_prefix, $(PSP_BIOSBIN_FILE), --bios-bin)
198OPT_PSP_BIOSBIN_DEST=$(call add_opt_prefix, $(PSP_BIOSBIN_DEST), --bios-bin-dest)
199OPT_PSP_BIOSBIN_SIZE=$(call add_opt_prefix, $(PSP_BIOSBIN_SIZE), --bios-uncomp-size)
200
201OPT_PSP_SHAREDMEM_BASE=$(call add_opt_prefix, $(PSP_SHAREDMEM_BASE), --sharedmem)
202OPT_PSP_SHAREDMEM_SIZE=$(call add_opt_prefix, $(PSP_SHAREDMEM_SIZE), --sharedmem-size)
203OPT_APOB_NV_SIZE=$(call add_opt_prefix, $(APOB_NV_SIZE), --apob-nv-size)
204OPT_APOB_NV_BASE=$(call add_opt_prefix, $(APOB_NV_BASE),--apob-nv-base)
Karthikeyan Ramasubramanianb9a62232023-02-23 15:53:59 -0700205OPT_APOB_NV_RO_SIZE=$(call add_opt_prefix, $(APOB_NV_RO_SIZE), --apob-nv-size)
206OPT_APOB_NV_RO_BASE=$(call add_opt_prefix, $(APOB_NV_RO_BASE),--apob-nv-base)
Felix Held3c44c622022-01-10 20:57:29 +0100207OPT_EFS_SPI_READ_MODE=$(call add_opt_prefix, $(CONFIG_EFS_SPI_READ_MODE), --spi-read-mode)
208OPT_EFS_SPI_SPEED=$(call add_opt_prefix, $(CONFIG_EFS_SPI_SPEED), --spi-speed)
209OPT_EFS_SPI_MICRON_FLAG=$(call add_opt_prefix, $(CONFIG_EFS_SPI_MICRON_FLAG), --spi-micron-flag)
210
Karthikeyan Ramasubramanian6e443642022-08-25 16:13:17 -0600211OPT_SIGNED_AMDFW_A_POSITION=$(call add_opt_prefix, $(SIGNED_AMDFW_A_POSITION), --signed-addr)
212OPT_SIGNED_AMDFW_A_FILE=$(call add_opt_prefix, $(SIGNED_AMDFW_A_FILE), --signed-output)
213OPT_SIGNED_AMDFW_B_POSITION=$(call add_opt_prefix, $(SIGNED_AMDFW_B_POSITION), --signed-addr)
214OPT_SIGNED_AMDFW_B_FILE=$(call add_opt_prefix, $(SIGNED_AMDFW_B_FILE), --signed-output)
215
Felix Held3c44c622022-01-10 20:57:29 +0100216OPT_PSP_SOFTFUSE=$(call add_opt_prefix, $(PSP_SOFTFUSE), --soft-fuse)
217
218OPT_WHITELIST_FILE=$(call add_opt_prefix, $(PSP_WHITELIST_FILE), --whitelist)
Karthikeyan Ramasubramanian8ee94292022-04-01 17:21:14 -0600219OPT_SPL_TABLE_FILE=$(call add_opt_prefix, $(SPL_TABLE_FILE), --spl-table)
Felix Held40a38cc2022-09-12 16:18:45 +0200220OPT_SPL_RW_AB_TABLE_FILE=$(call add_opt_prefix, $(SPL_RW_AB_TABLE_FILE), --spl-table)
Felix Held3c44c622022-01-10 20:57:29 +0100221
Karthikeyan Ramasubramanian176b5632022-04-08 17:40:50 -0600222# If vboot uses 2 RW slots, then 2 copies of PSP binaries are redundant
223OPT_RECOVERY_AB_SINGLE_COPY=$(if $(CONFIG_VBOOT_SLOTS_RW_AB), --recovery-ab-single-copy)
224
Felix Held3c44c622022-01-10 20:57:29 +0100225AMDFW_COMMON_ARGS=$(OPT_PSP_APCB_FILES) \
226 $(OPT_APOB_ADDR) \
Martin Roth0acf59d2023-03-08 15:18:24 -0700227 $(OPT_DEBUG_AMDFWTOOL) \
Felix Held3c44c622022-01-10 20:57:29 +0100228 $(OPT_PSP_BIOSBIN_FILE) \
229 $(OPT_PSP_BIOSBIN_DEST) \
230 $(OPT_PSP_BIOSBIN_SIZE) \
231 $(OPT_PSP_SOFTFUSE) \
Felix Held3c44c622022-01-10 20:57:29 +0100232 --use-pspsecureos \
233 --load-s0i3 \
Felix Held3c44c622022-01-10 20:57:29 +0100234 $(OPT_TOKEN_UNLOCK) \
235 $(OPT_WHITELIST_FILE) \
236 $(OPT_PSP_SHAREDMEM_BASE) \
237 $(OPT_PSP_SHAREDMEM_SIZE) \
238 $(OPT_EFS_SPI_READ_MODE) \
239 $(OPT_EFS_SPI_SPEED) \
240 $(OPT_EFS_SPI_MICRON_FLAG) \
241 --config $(CONFIG_AMDFW_CONFIG_FILE) \
Karthikeyan Ramasubramanian176b5632022-04-08 17:40:50 -0600242 --flashsize $(CONFIG_ROM_SIZE) \
243 $(OPT_RECOVERY_AB_SINGLE_COPY)
Felix Held3c44c622022-01-10 20:57:29 +0100244
Martin Roth0f4b2b62023-03-08 20:21:48 -0700245# If vBOOT is not enabled, we want the MP2 firmware in the common AMDFW
246ifeq ($(CONFIG_VBOOT),)
247AMDFW_COMMON_ARGS += $(OPT_PSP_LOAD_MP2_FW)
248OPT_PSP_LOAD_MP2_FW =
249endif
250
Felix Held3c44c622022-01-10 20:57:29 +0100251$(obj)/amdfw.rom: $(call strip_quotes, $(PSP_BIOSBIN_FILE)) \
252 $(PSP_VERSTAGE_FILE) \
253 $(PSP_VERSTAGE_SIG_FILE) \
254 $$(PSP_APCB_FILES) \
255 $(DEP_FILES) \
256 $(AMDFWTOOL) \
257 $(obj)/fmap_config.h \
258 $(objcbfs)/bootblock.elf # this target also creates the .map file
Felix Held3c44c622022-01-10 20:57:29 +0100259 rm -f $@
260 @printf " AMDFWTOOL $(subst $(obj)/,,$(@))\n"
261 $(AMDFWTOOL) \
262 $(AMDFW_COMMON_ARGS) \
Karthikeyan Ramasubramanianb9a62232023-02-23 15:53:59 -0700263 $(OPT_APOB_NV_RO_SIZE) \
264 $(OPT_APOB_NV_RO_BASE) \
Felix Held3c44c622022-01-10 20:57:29 +0100265 $(OPT_VERSTAGE_FILE) \
266 $(OPT_VERSTAGE_SIG_FILE) \
Felix Held40a38cc2022-09-12 16:18:45 +0200267 $(OPT_SPL_TABLE_FILE) \
Jon Murphy4f732422022-08-05 15:43:44 -0600268 --location $(shell printf "%#x" $(MENDOCINO_FWM_POSITION)) \
Felix Held3c44c622022-01-10 20:57:29 +0100269 --output $@
270
Karthikeyan Ramasubramanian0a0e7512022-09-21 00:41:04 -0600271ifeq ($(CONFIG_CBFS_VERIFICATION)$(CONFIG_VBOOT_STARTS_IN_BOOTBLOCK),yy)
272$(PSP_BIOSBIN_FILE): $(PSP_ELF_FILE)
273 rm -f $@
274 $(OBJCOPY_bootblock) -O binary $< $@
275else
Felix Held3c44c622022-01-10 20:57:29 +0100276$(PSP_BIOSBIN_FILE): $(PSP_ELF_FILE) $(AMDCOMPRESS)
277 rm -f $@
278 @printf " AMDCOMPRS $(subst $(obj)/,,$(@))\n"
279 $(AMDCOMPRESS) --infile $(PSP_ELF_FILE) --outfile $@ --compress \
280 --maxsize $(PSP_BIOSBIN_SIZE)
Karthikeyan Ramasubramanian0a0e7512022-09-21 00:41:04 -0600281endif
Felix Held3c44c622022-01-10 20:57:29 +0100282
283$(obj)/amdfw_a.rom: $(obj)/amdfw.rom
284 rm -f $@
285 @printf " AMDFWTOOL $(subst $(obj)/,,$(@))\n"
286 $(AMDFWTOOL) \
287 $(AMDFW_COMMON_ARGS) \
288 $(OPT_APOB_NV_SIZE) \
289 $(OPT_APOB_NV_BASE) \
Felix Held40a38cc2022-09-12 16:18:45 +0200290 $(OPT_SPL_RW_AB_TABLE_FILE) \
Karthikeyan Ramasubramanian6e443642022-08-25 16:13:17 -0600291 $(OPT_SIGNED_AMDFW_A_POSITION) \
292 $(OPT_SIGNED_AMDFW_A_FILE) \
Martin Roth0f4b2b62023-03-08 20:21:48 -0700293 $(OPT_PSP_LOAD_MP2_FW) \
Jon Murphy4f732422022-08-05 15:43:44 -0600294 --location $(shell printf "%#x" $(MENDOCINO_FW_A_POSITION)) \
Karthikeyan Ramasubramanian716c8f02022-12-15 14:57:05 -0700295 --body-location $(shell printf "%#x" $$(($(MENDOCINO_FW_A_POSITION) + $(MENDOCINO_FW_BODY_OFFSET)))) \
Felix Held3c44c622022-01-10 20:57:29 +0100296 --anywhere \
Felix Held3c44c622022-01-10 20:57:29 +0100297 --output $@
298
299$(obj)/amdfw_b.rom: $(obj)/amdfw.rom
300 rm -f $@
301 @printf " AMDFWTOOL $(subst $(obj)/,,$(@))\n"
302 $(AMDFWTOOL) \
303 $(AMDFW_COMMON_ARGS) \
304 $(OPT_APOB_NV_SIZE) \
305 $(OPT_APOB_NV_BASE) \
Felix Held40a38cc2022-09-12 16:18:45 +0200306 $(OPT_SPL_RW_AB_TABLE_FILE) \
Karthikeyan Ramasubramanian6e443642022-08-25 16:13:17 -0600307 $(OPT_SIGNED_AMDFW_B_POSITION) \
308 $(OPT_SIGNED_AMDFW_B_FILE) \
Martin Roth0f4b2b62023-03-08 20:21:48 -0700309 $(OPT_PSP_LOAD_MP2_FW) \
Jon Murphy4f732422022-08-05 15:43:44 -0600310 --location $(shell printf "%#x" $(MENDOCINO_FW_B_POSITION)) \
Karthikeyan Ramasubramanian716c8f02022-12-15 14:57:05 -0700311 --body-location $(shell printf "%#x" $$(($(MENDOCINO_FW_B_POSITION) + $(MENDOCINO_FW_BODY_OFFSET)))) \
Felix Held3c44c622022-01-10 20:57:29 +0100312 --anywhere \
Felix Held3c44c622022-01-10 20:57:29 +0100313 --output $@
314
Zheng Bao69ea83c2023-01-22 21:08:18 +0800315$(obj)/amdfw_a.rom.body: $(obj)/amdfw_a.rom
316$(obj)/amdfw_b.rom.body: $(obj)/amdfw_b.rom
Felix Held3c44c622022-01-10 20:57:29 +0100317
Matt DeVillierf9fea862022-10-04 16:41:28 -0500318ifeq ($(CONFIG_VBOOT_SLOTS_RW_A)$(CONFIG_VBOOT_STARTS_BEFORE_BOOTBLOCK),yy)
Felix Held3c44c622022-01-10 20:57:29 +0100319cbfs-files-y += apu/amdfw_a
Zheng Bao69ea83c2023-01-22 21:08:18 +0800320apu/amdfw_a-file := $(obj)/amdfw_a.rom
Robert Ziebab26d0052022-01-24 16:37:47 -0700321apu/amdfw_a-position := $(AMD_FW_AB_POSITION)
Felix Held3c44c622022-01-10 20:57:29 +0100322apu/amdfw_a-type := raw
Karthikeyan Ramasubramanian716c8f02022-12-15 14:57:05 -0700323
324cbfs-files-y += apu/amdfw_a_body
Zheng Bao69ea83c2023-01-22 21:08:18 +0800325apu/amdfw_a_body-file := $(obj)/amdfw_a.rom.body
Karthikeyan Ramasubramanian716c8f02022-12-15 14:57:05 -0700326apu/amdfw_a_body-position := $(call int-add, $(AMD_FW_AB_POSITION) $(MENDOCINO_FW_BODY_OFFSET))
327apu/amdfw_a_body-type := raw
Matt DeVillierf9fea862022-10-04 16:41:28 -0500328endif
Felix Held3c44c622022-01-10 20:57:29 +0100329
Matt DeVillierf9fea862022-10-04 16:41:28 -0500330ifeq ($(CONFIG_VBOOT_SLOTS_RW_AB)$(CONFIG_VBOOT_STARTS_BEFORE_BOOTBLOCK),yy)
Felix Held3c44c622022-01-10 20:57:29 +0100331cbfs-files-y += apu/amdfw_b
Zheng Bao69ea83c2023-01-22 21:08:18 +0800332apu/amdfw_b-file := $(obj)/amdfw_b.rom
Robert Ziebab26d0052022-01-24 16:37:47 -0700333apu/amdfw_b-position := $(AMD_FW_AB_POSITION)
Felix Held3c44c622022-01-10 20:57:29 +0100334apu/amdfw_b-type := raw
Karthikeyan Ramasubramanian716c8f02022-12-15 14:57:05 -0700335
336cbfs-files-y += apu/amdfw_b_body
Zheng Bao69ea83c2023-01-22 21:08:18 +0800337apu/amdfw_b_body-file := $(obj)/amdfw_b.rom.body
Karthikeyan Ramasubramanian716c8f02022-12-15 14:57:05 -0700338apu/amdfw_b_body-position := $(call int-add, $(AMD_FW_AB_POSITION) $(MENDOCINO_FW_BODY_OFFSET))
339apu/amdfw_b_body-type := raw
Matt DeVillierf9fea862022-10-04 16:41:28 -0500340endif
Karthikeyan Ramasubramanian6e443642022-08-25 16:13:17 -0600341
Matt DeVillierf9fea862022-10-04 16:41:28 -0500342ifeq ($(CONFIG_SEPARATE_SIGNED_PSPFW)$(CONFIG_VBOOT_STARTS_BEFORE_BOOTBLOCK),yy)
Zheng Bao69ea83c2023-01-22 21:08:18 +0800343build_complete:: $(obj)/amdfw_a.rom.body $(obj)/amdfw_b.rom.body
Karthikeyan Ramasubramanian6e443642022-08-25 16:13:17 -0600344 @printf " Adding Signed ROM and HASH\n"
Zheng Bao69ea83c2023-01-22 21:08:18 +0800345 $(CBFSTOOL) $(obj)/coreboot.rom write -u -r SIGNED_AMDFW_A -i 0 -f $(obj)/amdfw_a.rom.body.signed
346 $(CBFSTOOL) $(obj)/coreboot.rom write -u -r SIGNED_AMDFW_B -i 0 -f $(obj)/amdfw_b.rom.body.signed
347 $(CBFSTOOL) $(obj)/coreboot.rom add -r FW_MAIN_A -f $(obj)/amdfw_a.rom.body.signed.hash \
Karthikeyan Ramasubramanian6e443642022-08-25 16:13:17 -0600348 -n apu/amdfw_a_hash -t raw
Zheng Bao69ea83c2023-01-22 21:08:18 +0800349 $(CBFSTOOL) $(obj)/coreboot.rom add -r FW_MAIN_B -f $(obj)/amdfw_b.rom.body.signed.hash \
Karthikeyan Ramasubramanian6e443642022-08-25 16:13:17 -0600350 -n apu/amdfw_b_hash -t raw
Felix Held3c44c622022-01-10 20:57:29 +0100351endif
352
Karthikeyan Ramasubramaniand1130b72022-08-16 17:42:57 -0600353# Add ranges for all components up until the first segment of BIOS to be verified by GSC
354ifeq ($(CONFIG_VBOOT_GSCVD),y)
355# Adding range for Bootblock
356vboot-gscvd-ranges += $(call amdfwread-range-cmd,BIOSL2: 0x62)
357# Adding range for PSP Stage1 Bootloader
358vboot-gscvd-ranges += $(call amdfwread-range-cmd,PSPL2: 0x01)
359
360ifeq ($(CONFIG_VBOOT_STARTS_BEFORE_BOOTBLOCK),y)
361# Adding range for PSP Verstage
362vboot-gscvd-ranges += $(call amdfwread-range-cmd,PSPL2: 0x52)
363endif # ifeq ($(CONFIG_VBOOT_STARTS_BEFORE_BOOTBLOCK),y)
364endif # ifeq ($(CONFIG_VBOOT_GSCVD),y)
365
Jon Murphy4f732422022-08-05 15:43:44 -0600366endif # ($(CONFIG_SOC_AMD_MENDOCINO),y)