blob: ab305a750604df373ba0182c4675f1192ad45d13 [file] [log] [blame]
Felix Helddc2d3562020-12-02 14:38:53 +01001# SPDX-License-Identifier: GPL-2.0-only
2
3config SOC_AMD_CEZANNE
4 bool
5 help
6 AMD Cezanne support
7
8if SOC_AMD_CEZANNE
9
10config SOC_SPECIFIC_OPTIONS
11 def_bool y
Raul E Rangel24d024a2021-02-12 16:07:43 -070012 select ACPI_SOC_NVS
Felix Helddc2d3562020-12-02 14:38:53 +010013 select ARCH_BOOTBLOCK_X86_32
14 select ARCH_VERSTAGE_X86_32
15 select ARCH_ROMSTAGE_X86_32
16 select ARCH_RAMSTAGE_X86_32
Raul E Rangel54616622021-02-05 17:29:12 -070017 select BOOT_DEVICE_SUPPORTS_WRITES if BOOT_DEVICE_SPI_FLASH
Mathew Kingc519bff2021-03-04 08:26:51 -070018 select DRIVERS_USB_ACPI
19 select DRIVERS_USB_PCI_XHCI
Felix Heldc9634992021-01-26 21:35:39 +010020 select FSP_COMPRESS_FSP_M_LZMA
21 select FSP_COMPRESS_FSP_S_LZMA
Felix Held86024952021-02-03 23:44:28 +010022 select HAVE_ACPI_TABLES
Felix Held44f41532020-12-09 02:01:16 +010023 select HAVE_CF9_RESET
Nikolai Vyssotski0671d732021-03-11 19:12:38 -060024 select HAVE_FSP_GOP
Felix Heldee2a3652021-02-09 23:43:17 +010025 select HAVE_SMI_HANDLER
Felix Heldcb977342021-01-19 20:36:38 +010026 select IDT_IN_EVERY_STAGE
Felix Held4be064a2020-12-08 17:21:04 +010027 select IOAPIC
Felix Held7aacdd12021-02-10 23:27:47 +010028 select PARALLEL_MP
29 select PARALLEL_MP_AP_WORK
Felix Held8d0a6092021-01-14 01:40:50 +010030 select PLATFORM_USES_FSP2_0
Felix Helddc2d3562020-12-02 14:38:53 +010031 select RESET_VECTOR_IN_RAM
Felix Held7cd81b92021-02-11 14:58:08 +010032 select RTC
Felix Helddc2d3562020-12-02 14:38:53 +010033 select SOC_AMD_COMMON
Felix Heldbb4bee852021-02-10 16:53:53 +010034 select SOC_AMD_COMMON_BLOCK_ACPI
Felix Held64de2c12020-12-05 20:53:59 +010035 select SOC_AMD_COMMON_BLOCK_ACPIMMIO
Felix Held62ef88f2020-12-08 23:18:19 +010036 select SOC_AMD_COMMON_BLOCK_AOAC
Felix Held9a6bc072021-03-05 00:14:08 +010037 select SOC_AMD_COMMON_BLOCK_APOB
Felix Held07462ef2020-12-11 15:55:45 +010038 select SOC_AMD_COMMON_BLOCK_BANKED_GPIOS
Felix Heldea32c522021-02-13 01:42:44 +010039 select SOC_AMD_COMMON_BLOCK_DATA_FABRIC
Nikolai Vyssotski0671d732021-03-11 19:12:38 -060040 select SOC_AMD_COMMON_BLOCK_GRAPHICS
Felix Held28e23532021-02-24 20:52:08 +010041 select SOC_AMD_COMMON_BLOCK_HAS_ESPI
Zheng Bao3da55692021-01-26 18:30:18 +080042 select SOC_AMD_COMMON_BLOCK_LPC
Felix Helddc2d3562020-12-02 14:38:53 +010043 select SOC_AMD_COMMON_BLOCK_NONCAR
Raul E Rangela6529e72021-02-09 14:38:36 -070044 select SOC_AMD_COMMON_BLOCK_PCI
Felix Helddc2d3562020-12-02 14:38:53 +010045 select SOC_AMD_COMMON_BLOCK_PCI_MMCONF
Felix Held338d6702021-01-29 23:13:56 +010046 select SOC_AMD_COMMON_BLOCK_PSP_GEN2
Felix Held4be064a2020-12-08 17:21:04 +010047 select SOC_AMD_COMMON_BLOCK_SMBUS
Zheng Bao02a5ddd2020-12-15 22:16:51 +080048 select SOC_AMD_COMMON_BLOCK_SMI
Felix Heldbc134812021-02-10 02:26:10 +010049 select SOC_AMD_COMMON_BLOCK_SMM
Felix Held7f3f52d2021-03-03 18:56:41 +010050 select SOC_AMD_COMMON_BLOCK_SMU
Raul E Rangel54616622021-02-05 17:29:12 -070051 select SOC_AMD_COMMON_BLOCK_SPI
Felix Held65783fb2020-12-04 17:38:46 +010052 select SOC_AMD_COMMON_BLOCK_TSC_FAM17H_19H
Felix Held8a3d4d52021-01-13 03:06:21 +010053 select SOC_AMD_COMMON_BLOCK_UART
Raul E Rangel35dc4b02021-02-12 16:04:27 -070054 select SOC_AMD_COMMON_BLOCK_UCODE
Felix Heldcc975c52021-01-23 00:18:08 +010055 select SSE2
Felix Held8d0a6092021-01-14 01:40:50 +010056 select UDK_2017_BINDING
Felix Heldf09221c2021-01-22 23:50:54 +010057 select X86_AMD_FIXED_MTRRS
Felix Held7aacdd12021-02-10 23:27:47 +010058 select X86_AMD_INIT_SIPI
Felix Helddc2d3562020-12-02 14:38:53 +010059
Raul E Rangel35dc4b02021-02-12 16:04:27 -070060config SOC_AMD_COMMON_BLOCK_UCODE_SIZE
61 default 5568
62
Furquan Shaikh696f4ea2021-01-08 11:48:52 -080063config CHIPSET_DEVICETREE
64 string
65 default "soc/amd/cezanne/chipset.cb"
66
Felix Helddc2d3562020-12-02 14:38:53 +010067config EARLY_RESERVED_DRAM_BASE
68 hex
69 default 0x2000000
70 help
71 This variable defines the base address of the DRAM which is reserved
72 for usage by coreboot in early stages (i.e. before ramstage is up).
73 This memory gets reserved in BIOS tables to ensure that the OS does
74 not use it, thus preventing corruption of OS memory in case of S3
75 resume.
76
77config EARLYRAM_BSP_STACK_SIZE
78 hex
79 default 0x1000
80
81config PSP_APOB_DRAM_ADDRESS
82 hex
83 default 0x2001000
84 help
85 Location in DRAM where the PSP will copy the AGESA PSP Output
86 Block.
87
88config PRERAM_CBMEM_CONSOLE_SIZE
89 hex
90 default 0x1600
91 help
92 Increase this value if preram cbmem console is getting truncated
93
Felix Helddc2d3562020-12-02 14:38:53 +010094config C_ENV_BOOTBLOCK_SIZE
95 hex
96 default 0x10000
97 help
98 Sets the size of the bootblock stage that should be loaded in DRAM.
99 This variable controls the DRAM allocation size in linker script
100 for bootblock stage.
101
Felix Helddc2d3562020-12-02 14:38:53 +0100102config ROMSTAGE_ADDR
103 hex
104 default 0x2040000
105 help
106 Sets the address in DRAM where romstage should be loaded.
107
108config ROMSTAGE_SIZE
109 hex
110 default 0x80000
111 help
112 Sets the size of DRAM allocation for romstage in linker script.
113
114config FSP_M_ADDR
115 hex
116 default 0x20C0000
117 help
118 Sets the address in DRAM where FSP-M should be loaded. cbfstool
119 performs relocation of FSP-M to this address.
120
121config FSP_M_SIZE
122 hex
123 default 0x80000
124 help
125 Sets the size of DRAM allocation for FSP-M in linker script.
126
Felix Held8d0a6092021-01-14 01:40:50 +0100127config FSP_TEMP_RAM_SIZE
128 hex
129 default 0x40000
130 help
131 The amount of coreboot-allocated heap and stack usage by the FSP.
132
Raul E Rangel72616b32021-02-05 16:48:42 -0700133config VERSTAGE_ADDR
134 hex
135 depends on VBOOT_SEPARATE_VERSTAGE
136 default 0x2140000
137 help
138 Sets the address in DRAM where verstage should be loaded if running
139 as a separate stage on x86.
140
141config VERSTAGE_SIZE
142 hex
143 depends on VBOOT_SEPARATE_VERSTAGE
144 default 0x80000
145 help
146 Sets the size of DRAM allocation for verstage in linker script if
147 running as a separate stage on x86.
148
Felix Helddc2d3562020-12-02 14:38:53 +0100149config RAMBASE
150 hex
151 default 0x10000000
152
Raul E Rangel72616b32021-02-05 16:48:42 -0700153config RO_REGION_ONLY
154 string
155 depends on VBOOT_SLOTS_RW_AB || VBOOT_SLOTS_RW_A
156 default "apu/amdfw"
157
Felix Helddc2d3562020-12-02 14:38:53 +0100158config CPU_ADDR_BITS
159 int
160 default 48
161
162config MMCONF_BASE_ADDRESS
Felix Helddc2d3562020-12-02 14:38:53 +0100163 default 0xF8000000
164
165config MMCONF_BUS_NUMBER
Felix Helddc2d3562020-12-02 14:38:53 +0100166 default 64
167
Felix Held88615622021-01-19 23:51:45 +0100168config MAX_CPUS
169 int
170 default 16
171
Felix Held8a3d4d52021-01-13 03:06:21 +0100172config CONSOLE_UART_BASE_ADDRESS
173 depends on CONSOLE_SERIAL && AMD_SOC_CONSOLE_UART
174 hex
175 default 0xfedc9000 if UART_FOR_CONSOLE = 0
176 default 0xfedca000 if UART_FOR_CONSOLE = 1
177
Felix Heldee2a3652021-02-09 23:43:17 +0100178config SMM_TSEG_SIZE
179 hex
Felix Helde22eef72021-02-10 22:22:07 +0100180 default 0x800000 if HAVE_SMI_HANDLER
Felix Heldee2a3652021-02-09 23:43:17 +0100181 default 0x0
182
183config SMM_RESERVED_SIZE
184 hex
185 default 0x180000
186
187config SMM_MODULE_STACK_SIZE
188 hex
189 default 0x800
190
Zheng Baof51738d2021-01-20 16:43:52 +0800191menu "PSP Configuration Options"
192
193config AMD_FWM_POSITION_INDEX
194 int "Firmware Directory Table location (0 to 5)"
195 range 0 5
196 default 0 if BOARD_ROMSIZE_KB_512
197 default 1 if BOARD_ROMSIZE_KB_1024
198 default 2 if BOARD_ROMSIZE_KB_2048
199 default 3 if BOARD_ROMSIZE_KB_4096
200 default 4 if BOARD_ROMSIZE_KB_8192
201 default 5 if BOARD_ROMSIZE_KB_16384
202 help
203 Typically this is calculated by the ROM size, but there may
204 be situations where you want to put the firmware directory
205 table in a different location.
206 0: 512 KB - 0xFFFA0000
207 1: 1 MB - 0xFFF20000
208 2: 2 MB - 0xFFE20000
209 3: 4 MB - 0xFFC20000
210 4: 8 MB - 0xFF820000
211 5: 16 MB - 0xFF020000
212
213comment "AMD Firmware Directory Table set to location for 512KB ROM"
214 depends on AMD_FWM_POSITION_INDEX = 0
215comment "AMD Firmware Directory Table set to location for 1MB ROM"
216 depends on AMD_FWM_POSITION_INDEX = 1
217comment "AMD Firmware Directory Table set to location for 2MB ROM"
218 depends on AMD_FWM_POSITION_INDEX = 2
219comment "AMD Firmware Directory Table set to location for 4MB ROM"
220 depends on AMD_FWM_POSITION_INDEX = 3
221comment "AMD Firmware Directory Table set to location for 8MB ROM"
222 depends on AMD_FWM_POSITION_INDEX = 4
223comment "AMD Firmware Directory Table set to location for 16MB ROM"
224 depends on AMD_FWM_POSITION_INDEX = 5
225
226config AMDFW_CONFIG_FILE
227 string
228 default "src/soc/amd/cezanne/fw.cfg"
229
Zheng Baof51738d2021-01-20 16:43:52 +0800230config PSP_LOAD_MP2_FW
231 bool
232 default n
233 help
234 Include the MP2 firmwares and configuration into the PSP build.
235
236 If unsure, answer 'n'
237
Zheng Baof51738d2021-01-20 16:43:52 +0800238config PSP_UNLOCK_SECURE_DEBUG
239 bool "Unlock secure debug"
240 default y
241 help
242 Select this item to enable secure debug options in PSP.
243
Raul E Rangel97b8b172021-02-24 16:59:32 -0700244config HAVE_PSP_WHITELIST_FILE
245 bool "Include a debug whitelist file in PSP build"
246 default n
247 help
248 Support secured unlock prior to reset using a whitelisted
249 serial number. This feature requires a signed whitelist image
250 and bootloader from AMD.
251
252 If unsure, answer 'n'
253
254config PSP_WHITELIST_FILE
255 string "Debug whitelist file path"
256 depends on HAVE_PSP_WHITELIST_FILE
257 default "3rdparty/amd_blobs/cezanne/PSP/wtl-czn.sbin"
258
Zheng Baof51738d2021-01-20 16:43:52 +0800259endmenu
260
Felix Helddc2d3562020-12-02 14:38:53 +0100261endif # SOC_AMD_CEZANNE