blob: a2cd37b37be601308e43a35ea94c42a4f2bf2dc3 [file] [log] [blame]
Stefan Reinauere2b53e12004-06-28 11:59:45 +00001#include <console/console.h>
Gerd Hoffmannaa588e02013-05-31 09:26:55 +02002#include <cpu/cpu.h>
Patrick Georgic8feedd2012-02-16 18:43:25 +01003#include <cpu/x86/lapic_def.h>
Stefan Reinauere2b53e12004-06-28 11:59:45 +00004#include <arch/io.h>
Uwe Hermann74d1a6e2010-10-12 17:34:08 +00005#include <arch/ioapic.h>
Stefan Reinauere2b53e12004-06-28 11:59:45 +00006#include <stdint.h>
Stefan Reinauere2b53e12004-06-28 11:59:45 +00007#include <device/device.h>
8#include <device/pci.h>
Stefan Reinauere2b53e12004-06-28 11:59:45 +00009#include <stdlib.h>
10#include <string.h>
Myles Watson2e672732009-11-12 16:38:03 +000011#include <delay.h>
Sven Schnelle164bcfd2011-08-14 20:56:34 +020012#include <smbios.h>
Rudolf Marek97be27e2010-12-13 19:50:25 +000013#include <cbmem.h>
Myles Watson0520d552009-05-11 22:44:14 +000014
Gerd Hoffmannaa588e02013-05-31 09:26:55 +020015#include "fw_cfg.h"
16
Stefan Reinauer597ff872013-01-07 13:21:22 -080017#include "memory.c"
Sven Schnelle164bcfd2011-08-14 20:56:34 +020018
Gerd Hoffmann9839a382013-06-17 12:26:17 +020019static unsigned long qemu_get_high_memory_size(void)
20{
21 unsigned long high;
22 outb (HIGH_HIGHRAM_ADDR, CMOS_ADDR_PORT);
23 high = ((unsigned long) inb(CMOS_DATA_PORT)) << 22;
24 outb (MID_HIGHRAM_ADDR, CMOS_ADDR_PORT);
25 high |= ((unsigned long) inb(CMOS_DATA_PORT)) << 14;
26 outb (LOW_HIGHRAM_ADDR, CMOS_ADDR_PORT);
27 high |= ((unsigned long) inb(CMOS_DATA_PORT)) << 6;
28 return high;
29}
30
Gerd Hoffmann05d3f492013-08-06 10:48:41 +020031static void qemu_reserve_ports(struct device *dev, unsigned int idx,
32 unsigned int base, unsigned int size,
33 const char *name)
34{
35 unsigned int end = base + size -1;
36 struct resource *res;
37
38 printk(BIOS_DEBUG, "QEMU: reserve ioports 0x%04x-0x%04x [%s]\n",
39 base, end, name);
40 res = new_resource(dev, idx);
41 res->base = base;
42 res->size = size;
43 res->limit = 0xffff;
44 res->flags = IORESOURCE_IO | IORESOURCE_FIXED | IORESOURCE_STORED |
45 IORESOURCE_ASSIGNED;
46}
47
Myles Watson29cc9ed2009-07-02 18:56:24 +000048static void cpu_pci_domain_set_resources(device_t dev)
Eric Biederman6e53f502004-10-27 08:53:57 +000049{
Myles Watson894a3472010-06-09 22:41:35 +000050 assign_resources(dev->link_list);
Eric Biederman6e53f502004-10-27 08:53:57 +000051}
Stefan Reinauere2b53e12004-06-28 11:59:45 +000052
Myles Watson29cc9ed2009-07-02 18:56:24 +000053static void cpu_pci_domain_read_resources(struct device *dev)
Eric Biederman6e53f502004-10-27 08:53:57 +000054{
Gerd Hoffmanna4e70572013-08-09 10:02:22 +020055 u16 nbid = pci_read_config16(dev_find_slot(0, 0), PCI_DEVICE_ID);
56 int i440fx = (nbid == 0x1237);
Myles Watson29cc9ed2009-07-02 18:56:24 +000057 struct resource *res;
Gerd Hoffmann9839a382013-06-17 12:26:17 +020058 unsigned long tomk = 0, high;
Gerd Hoffmann44b11f22013-06-17 13:30:50 +020059 int idx = 10;
Myles Watson29cc9ed2009-07-02 18:56:24 +000060
61 pci_domain_read_resources(dev);
62
Gerd Hoffmann44b11f22013-06-17 13:30:50 +020063 tomk = qemu_get_memory_size();
Gerd Hoffmann9839a382013-06-17 12:26:17 +020064 high = qemu_get_high_memory_size();
65 printk(BIOS_DEBUG, "Detected %lu MiB RAM below 4G.\n", tomk / 1024);
66 printk(BIOS_DEBUG, "Detected %lu MiB RAM above 4G.\n", high / 1024);
Gerd Hoffmann44b11f22013-06-17 13:30:50 +020067
68 /* Report the memory regions. */
69 idx = 10;
70 ram_resource(dev, idx++, 0, 640);
71 ram_resource(dev, idx++, 768, tomk - 768);
Gerd Hoffmann9839a382013-06-17 12:26:17 +020072 if (high)
73 ram_resource(dev, idx++, 4 * 1024 * 1024, high);
Gerd Hoffmann44b11f22013-06-17 13:30:50 +020074
Gerd Hoffmann05d3f492013-08-06 10:48:41 +020075 /* Reserve I/O ports used by QEMU */
76 qemu_reserve_ports(dev, idx++, 0x0510, 0x02, "firmware-config");
77 qemu_reserve_ports(dev, idx++, 0x5658, 0x01, "vmware-port");
78 if (i440fx) {
79 qemu_reserve_ports(dev, idx++, 0xae00, 0x10, "pci-hotplug");
80 qemu_reserve_ports(dev, idx++, 0xaf00, 0x20, "cpu-hotplug");
81 qemu_reserve_ports(dev, idx++, 0xafe0, 0x04, "piix4-gpe0");
82 }
83 if (inb(CONFIG_CONSOLE_QEMU_DEBUGCON_PORT) == 0xe9) {
84 qemu_reserve_ports(dev, idx++, CONFIG_CONSOLE_QEMU_DEBUGCON_PORT, 1,
85 "debugcon");
86 }
87
Denis 'GNUtoo' Carikli378d0462013-06-19 08:30:33 +020088#if !CONFIG_DYNAMIC_CBMEM
Kyösti Mälkki42f46512013-06-27 08:20:09 +030089 set_top_of_ram(tomk * 1024);
Denis 'GNUtoo' Carikli378d0462013-06-19 08:30:33 +020090#endif
Gerd Hoffmann44b11f22013-06-17 13:30:50 +020091
Gerd Hoffmanna4e70572013-08-09 10:02:22 +020092 if (i440fx) {
93 /* Reserve space for the IOAPIC. This should be in
Patrick Georgi3f34fc42013-08-15 20:41:15 +020094 * the southbridge, but I couldn't tell which device
Gerd Hoffmanna4e70572013-08-09 10:02:22 +020095 * to put it in. */
96 res = new_resource(dev, 2);
97 res->base = IO_APIC_ADDR;
98 res->size = 0x100000UL;
99 res->limit = 0xffffffffUL;
100 res->flags = IORESOURCE_MEM | IORESOURCE_FIXED |
101 IORESOURCE_STORED | IORESOURCE_ASSIGNED;
102 }
Myles Watson29cc9ed2009-07-02 18:56:24 +0000103
104 /* Reserve space for the LAPIC. There's one in every processor, but
105 * the space only needs to be reserved once, so we do it here. */
106 res = new_resource(dev, 3);
Patrick Georgic8feedd2012-02-16 18:43:25 +0100107 res->base = LOCAL_APIC_ADDR;
Myles Watson29cc9ed2009-07-02 18:56:24 +0000108 res->size = 0x10000UL;
109 res->limit = 0xffffffffUL;
110 res->flags = IORESOURCE_MEM | IORESOURCE_FIXED | IORESOURCE_STORED |
111 IORESOURCE_ASSIGNED;
Eric Biederman6e53f502004-10-27 08:53:57 +0000112}
113
Sven Schnelle164bcfd2011-08-14 20:56:34 +0200114#if CONFIG_GENERATE_SMBIOS_TABLES
115static int qemu_get_smbios_data16(int handle, unsigned long *current)
116{
117 struct smbios_type16 *t = (struct smbios_type16 *)*current;
118 int len = sizeof(struct smbios_type16);
119
120 memset(t, 0, sizeof(struct smbios_type16));
121 t->type = SMBIOS_PHYS_MEMORY_ARRAY;
122 t->handle = handle;
123 t->length = len - 2;
124 t->location = 3; /* Location: System Board */
125 t->use = 3; /* System memory */
126 t->memory_error_correction = 3; /* No error correction */
127 t->maximum_capacity = qemu_get_memory_size();
128 *current += len;
129 return len;
130}
131
132static int qemu_get_smbios_data17(int handle, int parent_handle, unsigned long *current)
133{
134 struct smbios_type17 *t = (struct smbios_type17 *)*current;
135 int len;
136
137 memset(t, 0, sizeof(struct smbios_type17));
138 t->type = SMBIOS_MEMORY_DEVICE;
139 t->handle = handle;
140 t->phys_memory_array_handle = parent_handle;
141 t->length = sizeof(struct smbios_type17) - 2;
142 t->size = qemu_get_memory_size() / 1024;
143 t->data_width = 64;
144 t->total_width = 64;
145 t->form_factor = 9; /* DIMM */
146 t->device_locator = smbios_add_string(t->eos, "Virtual");
147 t->memory_type = 0x12; /* DDR */
148 t->type_detail = 0x80; /* Synchronous */
149 t->speed = 200;
150 t->clock_speed = 200;
151 t->manufacturer = smbios_add_string(t->eos, CONFIG_MAINBOARD_VENDOR);
152 len = t->length + smbios_string_table_len(t->eos);
153 *current += len;
154 return len;
155}
156
157static int qemu_get_smbios_data(device_t dev, int *handle, unsigned long *current)
158{
159 int len;
160 len = qemu_get_smbios_data16(*handle, current);
161 len += qemu_get_smbios_data17(*handle+1, *handle, current);
162 *handle += 2;
163 return len;
164}
165#endif
Eric Biederman6e53f502004-10-27 08:53:57 +0000166static struct device_operations pci_domain_ops = {
Myles Watson29cc9ed2009-07-02 18:56:24 +0000167 .read_resources = cpu_pci_domain_read_resources,
168 .set_resources = cpu_pci_domain_set_resources,
Myles Watson7eac4452010-06-17 16:16:56 +0000169 .enable_resources = NULL,
170 .init = NULL,
Myles Watson032a9652009-05-11 22:24:53 +0000171 .scan_bus = pci_domain_scan_bus,
Kyösti Mälkki33e5df32013-07-03 10:51:34 +0300172 .ops_pci_bus = pci_bus_default_ops,
Sven Schnelle164bcfd2011-08-14 20:56:34 +0200173#if CONFIG_GENERATE_SMBIOS_TABLES
174 .get_smbios_data = qemu_get_smbios_data,
175#endif
Myles Watson032a9652009-05-11 22:24:53 +0000176};
Eric Biederman6e53f502004-10-27 08:53:57 +0000177
Gerd Hoffmannaa588e02013-05-31 09:26:55 +0200178static void cpu_bus_init(device_t dev)
179{
180 initialize_cpus(dev->link_list);
181}
182
183static unsigned int cpu_bus_scan(device_t bus, unsigned int max)
184{
185 int max_cpus = fw_cfg_max_cpus();
186 device_t cpu;
187 int i;
188
189 if (max_cpus < 0)
190 return 0;
191
192 /*
193 * TODO: This only handles the simple "qemu -smp $nr" case
194 * correctly. qemu also allows to specify the number of
195 * cores, threads & sockets.
196 */
197 printk(BIOS_INFO, "QEMU: max_cpus is %d\n", max_cpus);
198 for (i = 0; i < max_cpus; i++) {
199 cpu = add_cpu_device(bus->link_list, i, 1);
200 if (cpu)
201 set_cpu_topology(cpu, 1, 0, i, 0);
202 }
203 return max_cpus;
204}
205
206static void cpu_bus_noop(device_t dev)
207{
208}
209
210static struct device_operations cpu_bus_ops = {
211 .read_resources = cpu_bus_noop,
212 .set_resources = cpu_bus_noop,
213 .enable_resources = cpu_bus_noop,
214 .init = cpu_bus_init,
215 .scan_bus = cpu_bus_scan,
216};
217
Paul Menzel5f20b352013-02-24 14:27:03 +0100218static void northbridge_enable(struct device *dev)
Eric Biederman6e53f502004-10-27 08:53:57 +0000219{
Eric Biederman018d8dd2004-11-04 11:04:33 +0000220 /* Set the operations if it is a special bus type */
Stefan Reinauer4aff4452013-02-12 14:17:15 -0800221 if (dev->path.type == DEVICE_PATH_DOMAIN) {
Eric Biederman018d8dd2004-11-04 11:04:33 +0000222 dev->ops = &pci_domain_ops;
Eric Biederman018d8dd2004-11-04 11:04:33 +0000223 }
Gerd Hoffmannaa588e02013-05-31 09:26:55 +0200224 else if (dev->path.type == DEVICE_PATH_CPU_CLUSTER) {
225 dev->ops = &cpu_bus_ops;
226 }
Stefan Reinauere2b53e12004-06-28 11:59:45 +0000227}
228
Gerd Hoffmann00cc7f432013-06-07 15:46:23 +0200229struct chip_operations mainboard_emulation_qemu_i440fx_ops = {
230 CHIP_NAME("QEMU Northbridge i440fx")
Paul Menzel5f20b352013-02-24 14:27:03 +0100231 .enable_dev = northbridge_enable,
Stefan Reinauere2b53e12004-06-28 11:59:45 +0000232};
Gerd Hoffmannee941b382013-06-07 16:03:44 +0200233
234struct chip_operations mainboard_emulation_qemu_q35_ops = {
235 CHIP_NAME("QEMU Northbridge q35")
236 .enable_dev = northbridge_enable,
237};