blob: 561c2fce8e9754cdbce8043413b27c01056a8e8a [file] [log] [blame]
Angel Pons4b429832020-04-02 23:48:50 +02001/* SPDX-License-Identifier: GPL-2.0-only */
Patrick Georgi2efc8802012-11-06 11:03:53 +01002
Arthur Heymans17ad4592018-08-06 15:35:28 +02003#include <cbmem.h>
Angel Ponsb9bbed22020-08-03 15:11:55 +02004#include <commonlib/helpers.h>
Patrick Georgi2efc8802012-11-06 11:03:53 +01005#include <console/console.h>
Elyes HAOUAS748caed2019-12-19 17:02:08 +01006#include <device/pci_def.h>
Kyösti Mälkkif1b58b72019-03-01 13:43:02 +02007#include <device/pci_ops.h>
Patrick Georgi2efc8802012-11-06 11:03:53 +01008#include <stdint.h>
9#include <device/device.h>
Patrick Georgi2efc8802012-11-06 11:03:53 +010010#include <boot/tables.h>
Furquan Shaikh76cedd22020-05-02 10:24:23 -070011#include <acpi/acpi.h>
Kyösti Mälkkif091f4d2019-08-14 03:49:21 +030012#include <cpu/intel/smm_reloc.h>
Elyes HAOUASa1e22b82019-03-18 22:49:36 +010013
Patrick Georgi2efc8802012-11-06 11:03:53 +010014#include "chip.h"
15#include "gm45.h"
16
Elyes HAOUAS6dcdaaf2018-02-09 07:44:31 +010017static void mch_domain_read_resources(struct device *dev)
Patrick Georgi2efc8802012-11-06 11:03:53 +010018{
19 u64 tom, touud;
Arthur Heymans17ad4592018-08-06 15:35:28 +020020 u32 tomk, tolud, uma_sizek = 0, delta_cbmem;
Patrick Georgi2efc8802012-11-06 11:03:53 +010021
22 /* Total Memory 2GB example:
23 *
24 * 00000000 0000MB-2014MB 2014MB RAM (writeback)
25 * 7de00000 2014MB-2016MB 2MB GFX GTT (uncached)
26 * 7e000000 2016MB-2048MB 32MB GFX UMA (uncached)
27 * 80000000 2048MB TOLUD
28 * 80000000 2048MB TOM
29 *
30 * Total Memory 4GB example:
31 *
32 * 00000000 0000MB-3038MB 3038MB RAM (writeback)
33 * bde00000 3038MB-3040MB 2MB GFX GTT (uncached)
34 * be000000 3040MB-3072MB 32MB GFX UMA (uncached)
35 * be000000 3072MB TOLUD
36 * 100000000 4096MB TOM
37 * 100000000 4096MB-5120MB 1024MB RAM (writeback)
38 * 140000000 5120MB TOUUD
39 */
40
41 pci_domain_read_resources(dev);
42
Kyösti Mälkkic70eed12018-05-22 02:18:00 +030043 struct device *mch = pcidev_on_root(0, 0);
Arthur Heymans89089312018-06-26 21:01:40 +020044
Patrick Georgi2efc8802012-11-06 11:03:53 +010045 /* Top of Upper Usable DRAM, including remap */
Arthur Heymans89089312018-06-26 21:01:40 +020046 touud = pci_read_config16(mch, D0F0_TOUUD);
Patrick Georgi2efc8802012-11-06 11:03:53 +010047 touud <<= 20;
48
49 /* Top of Lower Usable DRAM */
Arthur Heymans89089312018-06-26 21:01:40 +020050 tolud = pci_read_config16(mch, D0F0_TOLUD) & 0xfff0;
Patrick Georgi2efc8802012-11-06 11:03:53 +010051 tolud <<= 16;
52
53 /* Top of Memory - does not account for any UMA */
Arthur Heymans89089312018-06-26 21:01:40 +020054 tom = pci_read_config16(mch, D0F0_TOM) & 0x1ff;
Patrick Georgi2efc8802012-11-06 11:03:53 +010055 tom <<= 27;
56
57 printk(BIOS_DEBUG, "TOUUD 0x%llx TOLUD 0x%08x TOM 0x%llx\n",
58 touud, tolud, tom);
59
60 tomk = tolud >> 10;
61
62 /* Graphics memory comes next */
Arthur Heymans89089312018-06-26 21:01:40 +020063 const u16 ggc = pci_read_config16(mch, D0F0_GGC);
Patrick Georgi2efc8802012-11-06 11:03:53 +010064 if (!(ggc & 2)) {
65 printk(BIOS_DEBUG, "IGD decoded, subtracting ");
66
67 /* Graphics memory */
68 const u32 gms_sizek = decode_igd_memory_size((ggc >> 4) & 0xf);
Arthur Heymans8b766052018-01-24 23:25:13 +010069 printk(BIOS_DEBUG, "%uM UMA, ", gms_sizek >> 10);
Patrick Georgi2efc8802012-11-06 11:03:53 +010070 tomk -= gms_sizek;
71
72 /* GTT Graphics Stolen Memory Size (GGMS) */
73 const u32 gsm_sizek = decode_igd_gtt_size((ggc >> 8) & 0xf);
Arthur Heymans8b766052018-01-24 23:25:13 +010074 printk(BIOS_DEBUG, "%uM GTT", gsm_sizek >> 10);
Patrick Georgi2efc8802012-11-06 11:03:53 +010075 tomk -= gsm_sizek;
76
77 uma_sizek = gms_sizek + gsm_sizek;
78 }
Arthur Heymans89089312018-06-26 21:01:40 +020079 const u8 esmramc = pci_read_config8(mch, D0F0_ESMRAMC);
Arthur Heymans8b766052018-01-24 23:25:13 +010080 const u32 tseg_sizek = decode_tseg_size(esmramc);
81 printk(BIOS_DEBUG, " and %uM TSEG\n", tseg_sizek >> 10);
82 tomk -= tseg_sizek;
83 uma_sizek += tseg_sizek;
Patrick Georgi2efc8802012-11-06 11:03:53 +010084
Arthur Heymans17ad4592018-08-06 15:35:28 +020085 /* cbmem_top can be shifted downwards due to alignment.
86 Mark the region between cbmem_top and tomk as unusable */
87 delta_cbmem = tomk - ((uint32_t)cbmem_top() >> 10);
88 tomk -= delta_cbmem;
89 uma_sizek += delta_cbmem;
90
91 printk(BIOS_DEBUG, "Unused RAM between cbmem_top and TOM: 0x%xK\n",
92 delta_cbmem);
93
Nico Huberca3e1212017-10-02 20:07:53 +020094 printk(BIOS_INFO, "Available memory below 4GB: %uM\n", tomk >> 10);
Patrick Georgi2efc8802012-11-06 11:03:53 +010095
Nico Huber58ba83f2021-01-17 21:50:55 +010096 /* Report lowest memory region */
97 ram_resource(dev, 3, 0, 0xa0000 / KiB);
98
99 /*
100 * Reserve everything between A segment and 1MB:
101 *
102 * 0xa0000 - 0xbffff: Legacy VGA
103 * 0xc0000 - 0xfffff: RAM
104 */
105 mmio_resource(dev, 4, 0xa0000 / KiB, (0xc0000 - 0xa0000) / KiB);
106 reserved_ram_resource(dev, 5, 0xc0000 / KiB, (1*MiB - 0xc0000) / KiB);
107
108 /* Report < 4GB memory */
109 ram_resource(dev, 6, 1*MiB / KiB, tomk - 1*MiB / KiB);
Patrick Georgi2efc8802012-11-06 11:03:53 +0100110
111 /*
112 * If >= 4GB installed then memory from TOLUD to 4GB
113 * is remapped above TOM, TOUUD will account for both
114 */
115 touud >>= 10; /* Convert to KB */
116 if (touud > 4096 * 1024) {
Nico Huber58ba83f2021-01-17 21:50:55 +0100117 ram_resource(dev, 7, 4096 * 1024, touud - (4096 * 1024));
Patrick Georgi2efc8802012-11-06 11:03:53 +0100118 printk(BIOS_INFO, "Available memory above 4GB: %lluM\n",
119 (touud >> 10) - 4096);
120 }
121
122 printk(BIOS_DEBUG, "Adding UMA memory area base=0x%llx "
123 "size=0x%llx\n", ((u64)tomk) << 10, ((u64)uma_sizek) << 10);
124 /* Don't use uma_resource() as our UMA touches the PCI hole. */
Nico Huber58ba83f2021-01-17 21:50:55 +0100125 fixed_mem_resource(dev, 8, tomk, uma_sizek, IORESOURCE_RESERVE);
Patrick Georgi2efc8802012-11-06 11:03:53 +0100126
Angel Pons1ac6f8b2021-01-20 13:13:26 +0100127 mmconf_resource(dev, 9);
Patrick Georgi2efc8802012-11-06 11:03:53 +0100128}
129
Elyes HAOUAS6dcdaaf2018-02-09 07:44:31 +0100130static void mch_domain_set_resources(struct device *dev)
Patrick Georgi2efc8802012-11-06 11:03:53 +0100131{
132 struct resource *resource;
133 int i;
134
Nico Huber58ba83f2021-01-17 21:50:55 +0100135 for (i = 3; i <= 9; ++i) {
Patrick Georgi2efc8802012-11-06 11:03:53 +0100136 /* Report read resources. */
Vladimir Serbinenko40412c62014-11-12 00:09:20 +0100137 resource = probe_resource(dev, i);
Patrick Georgi2efc8802012-11-06 11:03:53 +0100138 if (resource)
139 report_resource_stored(dev, resource, "");
140 }
141
142 assign_resources(dev->link_list);
143}
144
Elyes HAOUAS6dcdaaf2018-02-09 07:44:31 +0100145static void mch_domain_init(struct device *dev)
Patrick Georgi2efc8802012-11-06 11:03:53 +0100146{
Kyösti Mälkkic70eed12018-05-22 02:18:00 +0300147 struct device *mch = pcidev_on_root(0, 0);
Arthur Heymans89089312018-06-26 21:01:40 +0200148
Patrick Georgi2efc8802012-11-06 11:03:53 +0100149 /* Enable SERR */
Elyes HAOUAS5ac723e2020-04-29 09:09:12 +0200150 pci_or_config16(mch, PCI_COMMAND, PCI_COMMAND_SERR);
Patrick Georgi2efc8802012-11-06 11:03:53 +0100151}
152
Arthur Heymanse798e6a2017-12-23 23:09:54 +0100153static const char *northbridge_acpi_name(const struct device *dev)
154{
155 if (dev->path.type == DEVICE_PATH_DOMAIN)
156 return "PCI0";
157
158 if (dev->path.type != DEVICE_PATH_PCI || dev->bus->secondary != 0)
159 return NULL;
160
161 switch (dev->path.pci.devfn) {
162 case PCI_DEVFN(0, 0):
163 return "MCHC";
164 }
165
166 return NULL;
167}
168
Arthur Heymansaade90e2018-01-25 00:33:45 +0100169void northbridge_write_smram(u8 smram)
170{
Kyösti Mälkkic70eed12018-05-22 02:18:00 +0300171 struct device *dev = pcidev_on_root(0, 0);
Arthur Heymans48fa9222018-11-19 13:08:01 +0100172
173 if (dev == NULL)
174 die("could not find pci 00:00.0!\n");
175
176 pci_write_config8(dev, D0F0_SMRAM, smram);
Arthur Heymansaade90e2018-01-25 00:33:45 +0100177}
178
Patrick Georgi2efc8802012-11-06 11:03:53 +0100179static struct device_operations pci_domain_ops = {
180 .read_resources = mch_domain_read_resources,
181 .set_resources = mch_domain_set_resources,
Patrick Georgi2efc8802012-11-06 11:03:53 +0100182 .init = mch_domain_init,
183 .scan_bus = pci_domain_scan_bus,
Vladimir Serbinenko33769a52014-08-30 22:39:20 +0200184 .write_acpi_tables = northbridge_write_acpi_tables,
Nico Huber68680dd2020-03-31 17:34:52 +0200185 .acpi_fill_ssdt = generate_cpu_entries,
Arthur Heymanse798e6a2017-12-23 23:09:54 +0100186 .acpi_name = northbridge_acpi_name,
Patrick Georgi2efc8802012-11-06 11:03:53 +0100187};
188
Patrick Georgi2efc8802012-11-06 11:03:53 +0100189static struct device_operations cpu_bus_ops = {
Nico Huber2f8ba692020-04-05 14:05:24 +0200190 .read_resources = noop_read_resources,
191 .set_resources = noop_set_resources,
Kyösti Mälkkib3267e02019-08-13 16:44:04 +0300192 .init = mp_cpu_bus_init,
Patrick Georgi2efc8802012-11-06 11:03:53 +0100193};
194
Elyes HAOUAS6dcdaaf2018-02-09 07:44:31 +0100195static void enable_dev(struct device *dev)
Patrick Georgi2efc8802012-11-06 11:03:53 +0100196{
197 /* Set the operations if it is a special bus type */
Stefan Reinauer4aff4452013-02-12 14:17:15 -0800198 if (dev->path.type == DEVICE_PATH_DOMAIN) {
Patrick Georgi2efc8802012-11-06 11:03:53 +0100199 dev->ops = &pci_domain_ops;
Stefan Reinauer0aa37c42013-02-12 15:20:54 -0800200 } else if (dev->path.type == DEVICE_PATH_CPU_CLUSTER) {
Patrick Georgi2efc8802012-11-06 11:03:53 +0100201 dev->ops = &cpu_bus_ops;
202 }
Patrick Georgi2efc8802012-11-06 11:03:53 +0100203}
204
205static void gm45_init(void *const chip_info)
206{
207 int dev, fn, bit_base;
208
Kyösti Mälkki98a91742018-05-21 21:29:16 +0300209 struct device *const d0f0 = pcidev_on_root(0x0, 0);
Patrick Georgi2efc8802012-11-06 11:03:53 +0100210
211 /* Hide internal functions based on devicetree info. */
212 for (dev = 3; dev > 0; --dev) {
213 switch (dev) {
214 case 3: /* ME */
215 fn = 3;
216 bit_base = 6;
217 break;
218 case 2: /* IGD */
219 fn = 1;
220 bit_base = 3;
221 break;
222 case 1: /* PEG */
223 fn = 0;
224 bit_base = 1;
225 break;
226 }
227 for (; fn >= 0; --fn) {
Angel Ponsb0535832020-06-08 11:46:58 +0200228 const struct device *const d = pcidev_on_root(dev, fn);
229 if (!d || d->enabled)
230 continue;
231 /* FIXME: Using bitwise ops changes the binary */
Patrick Georgi2efc8802012-11-06 11:03:53 +0100232 pci_write_config32(d0f0, D0F0_DEVEN,
Angel Ponsb0535832020-06-08 11:46:58 +0200233 pci_read_config32(d0f0, D0F0_DEVEN) & ~(1 << (bit_base + fn)));
Patrick Georgi2efc8802012-11-06 11:03:53 +0100234 }
235 }
236
237 const u32 deven = pci_read_config32(d0f0, D0F0_DEVEN);
238 if (!(deven & (0xf << 6)))
239 pci_write_config32(d0f0, D0F0_DEVEN, deven & ~(1 << 14));
240}
241
242struct chip_operations northbridge_intel_gm45_ops = {
243 CHIP_NAME("Intel GM45 Northbridge")
244 .enable_dev = enable_dev,
245 .init = gm45_init,
246};