blob: 5ccafbb8761408c0ec8c318d0e69bea4a5d57122 [file] [log] [blame]
Patrick Georgi2efc8802012-11-06 11:03:53 +01001/*
2 * This file is part of the coreboot project.
3 *
4 * Copyright (C) 2007-2009 coresystems GmbH
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License as published by
8 * the Free Software Foundation; version 2 of the License.
9 *
10 * This program is distributed in the hope that it will be useful,
11 * but WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
Patrick Georgi2efc8802012-11-06 11:03:53 +010014 */
15
Arthur Heymans17ad4592018-08-06 15:35:28 +020016#include <cbmem.h>
Patrick Georgi2efc8802012-11-06 11:03:53 +010017#include <console/console.h>
Elyes HAOUAS748caed2019-12-19 17:02:08 +010018#include <device/pci_def.h>
Kyösti Mälkkif1b58b72019-03-01 13:43:02 +020019#include <device/pci_ops.h>
Patrick Georgi2efc8802012-11-06 11:03:53 +010020#include <stdint.h>
21#include <device/device.h>
22#include <device/pci.h>
Patrick Georgi2efc8802012-11-06 11:03:53 +010023#include <boot/tables.h>
24#include <arch/acpi.h>
Kyösti Mälkkif091f4d2019-08-14 03:49:21 +030025#include <cpu/intel/smm_reloc.h>
Elyes HAOUASa1e22b82019-03-18 22:49:36 +010026
Patrick Georgi2efc8802012-11-06 11:03:53 +010027#include "chip.h"
28#include "gm45.h"
29
Vladimir Serbinenko8c220572014-08-16 14:18:21 +020030/* Reserve segments A and B:
Patrick Georgi2efc8802012-11-06 11:03:53 +010031 *
32 * 0xa0000 - 0xbffff: legacy VGA
Patrick Georgi2efc8802012-11-06 11:03:53 +010033 */
34static const int legacy_hole_base_k = 0xa0000 / 1024;
Vladimir Serbinenko8c220572014-08-16 14:18:21 +020035static const int legacy_hole_size_k = 128;
Patrick Georgi2efc8802012-11-06 11:03:53 +010036
37static int decode_pcie_bar(u32 *const base, u32 *const len)
38{
39 *base = 0;
40 *len = 0;
41
Kyösti Mälkkic70eed12018-05-22 02:18:00 +030042 struct device *dev = pcidev_on_root(0, 0);
Patrick Georgi2efc8802012-11-06 11:03:53 +010043 if (!dev)
44 return 0;
45
46 const u32 pciexbar_reg = pci_read_config32(dev, D0F0_PCIEXBAR_LO);
47
48 if (!(pciexbar_reg & (1 << 0)))
49 return 0;
50
51 switch ((pciexbar_reg >> 1) & 3) {
52 case 0: /* 256MB */
53 *base = pciexbar_reg & (0x0f << 28);
54 *len = 256 * 1024 * 1024;
55 return 1;
56 case 1: /* 128M */
57 *base = pciexbar_reg & (0x1f << 27);
58 *len = 128 * 1024 * 1024;
59 return 1;
60 case 2: /* 64M */
61 *base = pciexbar_reg & (0x3f << 26);
62 *len = 64 * 1024 * 1024;
63 return 1;
64 }
65
66 return 0;
67}
68
Elyes HAOUAS6dcdaaf2018-02-09 07:44:31 +010069static void mch_domain_read_resources(struct device *dev)
Patrick Georgi2efc8802012-11-06 11:03:53 +010070{
71 u64 tom, touud;
Arthur Heymans17ad4592018-08-06 15:35:28 +020072 u32 tomk, tolud, uma_sizek = 0, delta_cbmem;
Patrick Georgi2efc8802012-11-06 11:03:53 +010073 u32 pcie_config_base, pcie_config_size;
74
75 /* Total Memory 2GB example:
76 *
77 * 00000000 0000MB-2014MB 2014MB RAM (writeback)
78 * 7de00000 2014MB-2016MB 2MB GFX GTT (uncached)
79 * 7e000000 2016MB-2048MB 32MB GFX UMA (uncached)
80 * 80000000 2048MB TOLUD
81 * 80000000 2048MB TOM
82 *
83 * Total Memory 4GB example:
84 *
85 * 00000000 0000MB-3038MB 3038MB RAM (writeback)
86 * bde00000 3038MB-3040MB 2MB GFX GTT (uncached)
87 * be000000 3040MB-3072MB 32MB GFX UMA (uncached)
88 * be000000 3072MB TOLUD
89 * 100000000 4096MB TOM
90 * 100000000 4096MB-5120MB 1024MB RAM (writeback)
91 * 140000000 5120MB TOUUD
92 */
93
94 pci_domain_read_resources(dev);
95
Kyösti Mälkkic70eed12018-05-22 02:18:00 +030096 struct device *mch = pcidev_on_root(0, 0);
Arthur Heymans89089312018-06-26 21:01:40 +020097
Patrick Georgi2efc8802012-11-06 11:03:53 +010098 /* Top of Upper Usable DRAM, including remap */
Arthur Heymans89089312018-06-26 21:01:40 +020099 touud = pci_read_config16(mch, D0F0_TOUUD);
Patrick Georgi2efc8802012-11-06 11:03:53 +0100100 touud <<= 20;
101
102 /* Top of Lower Usable DRAM */
Arthur Heymans89089312018-06-26 21:01:40 +0200103 tolud = pci_read_config16(mch, D0F0_TOLUD) & 0xfff0;
Patrick Georgi2efc8802012-11-06 11:03:53 +0100104 tolud <<= 16;
105
106 /* Top of Memory - does not account for any UMA */
Arthur Heymans89089312018-06-26 21:01:40 +0200107 tom = pci_read_config16(mch, D0F0_TOM) & 0x1ff;
Patrick Georgi2efc8802012-11-06 11:03:53 +0100108 tom <<= 27;
109
110 printk(BIOS_DEBUG, "TOUUD 0x%llx TOLUD 0x%08x TOM 0x%llx\n",
111 touud, tolud, tom);
112
113 tomk = tolud >> 10;
114
115 /* Graphics memory comes next */
Arthur Heymans89089312018-06-26 21:01:40 +0200116 const u16 ggc = pci_read_config16(mch, D0F0_GGC);
Patrick Georgi2efc8802012-11-06 11:03:53 +0100117 if (!(ggc & 2)) {
118 printk(BIOS_DEBUG, "IGD decoded, subtracting ");
119
120 /* Graphics memory */
121 const u32 gms_sizek = decode_igd_memory_size((ggc >> 4) & 0xf);
Arthur Heymans8b766052018-01-24 23:25:13 +0100122 printk(BIOS_DEBUG, "%uM UMA, ", gms_sizek >> 10);
Patrick Georgi2efc8802012-11-06 11:03:53 +0100123 tomk -= gms_sizek;
124
125 /* GTT Graphics Stolen Memory Size (GGMS) */
126 const u32 gsm_sizek = decode_igd_gtt_size((ggc >> 8) & 0xf);
Arthur Heymans8b766052018-01-24 23:25:13 +0100127 printk(BIOS_DEBUG, "%uM GTT", gsm_sizek >> 10);
Patrick Georgi2efc8802012-11-06 11:03:53 +0100128 tomk -= gsm_sizek;
129
130 uma_sizek = gms_sizek + gsm_sizek;
131 }
Arthur Heymans89089312018-06-26 21:01:40 +0200132 const u8 esmramc = pci_read_config8(mch, D0F0_ESMRAMC);
Arthur Heymans8b766052018-01-24 23:25:13 +0100133 const u32 tseg_sizek = decode_tseg_size(esmramc);
134 printk(BIOS_DEBUG, " and %uM TSEG\n", tseg_sizek >> 10);
135 tomk -= tseg_sizek;
136 uma_sizek += tseg_sizek;
Patrick Georgi2efc8802012-11-06 11:03:53 +0100137
Arthur Heymans17ad4592018-08-06 15:35:28 +0200138 /* cbmem_top can be shifted downwards due to alignment.
139 Mark the region between cbmem_top and tomk as unusable */
140 delta_cbmem = tomk - ((uint32_t)cbmem_top() >> 10);
141 tomk -= delta_cbmem;
142 uma_sizek += delta_cbmem;
143
144 printk(BIOS_DEBUG, "Unused RAM between cbmem_top and TOM: 0x%xK\n",
145 delta_cbmem);
146
Nico Huberca3e1212017-10-02 20:07:53 +0200147 printk(BIOS_INFO, "Available memory below 4GB: %uM\n", tomk >> 10);
Patrick Georgi2efc8802012-11-06 11:03:53 +0100148
149 /* Report the memory regions */
150 ram_resource(dev, 3, 0, legacy_hole_base_k);
151 ram_resource(dev, 4, legacy_hole_base_k + legacy_hole_size_k,
Nico Huberca3e1212017-10-02 20:07:53 +0200152 (tomk - (legacy_hole_base_k + legacy_hole_size_k)));
Patrick Georgi2efc8802012-11-06 11:03:53 +0100153
154 /*
155 * If >= 4GB installed then memory from TOLUD to 4GB
156 * is remapped above TOM, TOUUD will account for both
157 */
158 touud >>= 10; /* Convert to KB */
159 if (touud > 4096 * 1024) {
160 ram_resource(dev, 5, 4096 * 1024, touud - (4096 * 1024));
161 printk(BIOS_INFO, "Available memory above 4GB: %lluM\n",
162 (touud >> 10) - 4096);
163 }
164
165 printk(BIOS_DEBUG, "Adding UMA memory area base=0x%llx "
166 "size=0x%llx\n", ((u64)tomk) << 10, ((u64)uma_sizek) << 10);
167 /* Don't use uma_resource() as our UMA touches the PCI hole. */
168 fixed_mem_resource(dev, 6, tomk, uma_sizek, IORESOURCE_RESERVE);
169
170 if (decode_pcie_bar(&pcie_config_base, &pcie_config_size)) {
171 printk(BIOS_DEBUG, "Adding PCIe config bar base=0x%08x "
172 "size=0x%x\n", pcie_config_base, pcie_config_size);
173 fixed_mem_resource(dev, 7, pcie_config_base >> 10,
174 pcie_config_size >> 10, IORESOURCE_RESERVE);
175 }
Patrick Georgi2efc8802012-11-06 11:03:53 +0100176}
177
Elyes HAOUAS6dcdaaf2018-02-09 07:44:31 +0100178static void mch_domain_set_resources(struct device *dev)
Patrick Georgi2efc8802012-11-06 11:03:53 +0100179{
180 struct resource *resource;
181 int i;
182
183 for (i = 3; i < 8; ++i) {
184 /* Report read resources. */
Vladimir Serbinenko40412c62014-11-12 00:09:20 +0100185 resource = probe_resource(dev, i);
Patrick Georgi2efc8802012-11-06 11:03:53 +0100186 if (resource)
187 report_resource_stored(dev, resource, "");
188 }
189
190 assign_resources(dev->link_list);
191}
192
Elyes HAOUAS6dcdaaf2018-02-09 07:44:31 +0100193static void mch_domain_init(struct device *dev)
Patrick Georgi2efc8802012-11-06 11:03:53 +0100194{
195 u32 reg32;
196
Kyösti Mälkkic70eed12018-05-22 02:18:00 +0300197 struct device *mch = pcidev_on_root(0, 0);
Arthur Heymans89089312018-06-26 21:01:40 +0200198
Patrick Georgi2efc8802012-11-06 11:03:53 +0100199 /* Enable SERR */
Arthur Heymans89089312018-06-26 21:01:40 +0200200 reg32 = pci_read_config32(mch, PCI_COMMAND);
Patrick Georgi2efc8802012-11-06 11:03:53 +0100201 reg32 |= PCI_COMMAND_SERR;
Arthur Heymans89089312018-06-26 21:01:40 +0200202 pci_write_config32(mch, PCI_COMMAND, reg32);
Patrick Georgi2efc8802012-11-06 11:03:53 +0100203}
204
Arthur Heymanse798e6a2017-12-23 23:09:54 +0100205static const char *northbridge_acpi_name(const struct device *dev)
206{
207 if (dev->path.type == DEVICE_PATH_DOMAIN)
208 return "PCI0";
209
210 if (dev->path.type != DEVICE_PATH_PCI || dev->bus->secondary != 0)
211 return NULL;
212
213 switch (dev->path.pci.devfn) {
214 case PCI_DEVFN(0, 0):
215 return "MCHC";
216 }
217
218 return NULL;
219}
220
Arthur Heymansaade90e2018-01-25 00:33:45 +0100221void northbridge_write_smram(u8 smram)
222{
Kyösti Mälkkic70eed12018-05-22 02:18:00 +0300223 struct device *dev = pcidev_on_root(0, 0);
Arthur Heymans48fa9222018-11-19 13:08:01 +0100224
225 if (dev == NULL)
226 die("could not find pci 00:00.0!\n");
227
228 pci_write_config8(dev, D0F0_SMRAM, smram);
Arthur Heymansaade90e2018-01-25 00:33:45 +0100229}
230
Patrick Georgi2efc8802012-11-06 11:03:53 +0100231static struct device_operations pci_domain_ops = {
232 .read_resources = mch_domain_read_resources,
233 .set_resources = mch_domain_set_resources,
234 .enable_resources = NULL,
235 .init = mch_domain_init,
236 .scan_bus = pci_domain_scan_bus,
Vladimir Serbinenko33769a52014-08-30 22:39:20 +0200237 .write_acpi_tables = northbridge_write_acpi_tables,
238 .acpi_fill_ssdt_generator = generate_cpu_entries,
Arthur Heymanse798e6a2017-12-23 23:09:54 +0100239 .acpi_name = northbridge_acpi_name,
Patrick Georgi2efc8802012-11-06 11:03:53 +0100240};
241
Patrick Georgi2efc8802012-11-06 11:03:53 +0100242static struct device_operations cpu_bus_ops = {
Edward O'Callaghan9f744622014-10-31 08:12:34 +1100243 .read_resources = DEVICE_NOOP,
244 .set_resources = DEVICE_NOOP,
245 .enable_resources = DEVICE_NOOP,
Kyösti Mälkkib3267e02019-08-13 16:44:04 +0300246 .init = mp_cpu_bus_init,
Patrick Georgi2efc8802012-11-06 11:03:53 +0100247 .scan_bus = 0,
248};
249
Elyes HAOUAS6dcdaaf2018-02-09 07:44:31 +0100250static void enable_dev(struct device *dev)
Patrick Georgi2efc8802012-11-06 11:03:53 +0100251{
252 /* Set the operations if it is a special bus type */
Stefan Reinauer4aff4452013-02-12 14:17:15 -0800253 if (dev->path.type == DEVICE_PATH_DOMAIN) {
Patrick Georgi2efc8802012-11-06 11:03:53 +0100254 dev->ops = &pci_domain_ops;
Stefan Reinauer0aa37c42013-02-12 15:20:54 -0800255 } else if (dev->path.type == DEVICE_PATH_CPU_CLUSTER) {
Patrick Georgi2efc8802012-11-06 11:03:53 +0100256 dev->ops = &cpu_bus_ops;
257 }
Patrick Georgi2efc8802012-11-06 11:03:53 +0100258}
259
260static void gm45_init(void *const chip_info)
261{
262 int dev, fn, bit_base;
263
Kyösti Mälkki98a91742018-05-21 21:29:16 +0300264 struct device *const d0f0 = pcidev_on_root(0x0, 0);
Patrick Georgi2efc8802012-11-06 11:03:53 +0100265
266 /* Hide internal functions based on devicetree info. */
267 for (dev = 3; dev > 0; --dev) {
268 switch (dev) {
269 case 3: /* ME */
270 fn = 3;
271 bit_base = 6;
272 break;
273 case 2: /* IGD */
274 fn = 1;
275 bit_base = 3;
276 break;
277 case 1: /* PEG */
278 fn = 0;
279 bit_base = 1;
280 break;
281 }
282 for (; fn >= 0; --fn) {
283 const struct device *const d =
Kyösti Mälkkic70eed12018-05-22 02:18:00 +0300284 pcidev_on_root(dev, fn);
Nico Huber2dc15e92016-02-04 18:59:48 +0100285 if (!d || d->enabled) continue;
Patrick Georgi2efc8802012-11-06 11:03:53 +0100286 const u32 deven = pci_read_config32(d0f0, D0F0_DEVEN);
287 pci_write_config32(d0f0, D0F0_DEVEN,
288 deven & ~(1 << (bit_base + fn)));
289 }
290 }
291
292 const u32 deven = pci_read_config32(d0f0, D0F0_DEVEN);
293 if (!(deven & (0xf << 6)))
294 pci_write_config32(d0f0, D0F0_DEVEN, deven & ~(1 << 14));
295}
296
297struct chip_operations northbridge_intel_gm45_ops = {
298 CHIP_NAME("Intel GM45 Northbridge")
299 .enable_dev = enable_dev,
300 .init = gm45_init,
301};