blob: 38ab061517348cc29616708949b24db0b66a68cb [file] [log] [blame]
Stefan Reinauer03646be2008-05-13 22:14:21 +00001/*
2 * inteltool - dump all registers on an Intel CPU + chipset based system.
3 *
Stefan Reinauer14e22772010-04-27 06:56:47 +00004 * Copyright (C) 2008-2010 by coresystems GmbH
5 * written by Stefan Reinauer <stepan@coresystems.de>
Idwer Vollering3f91d812010-10-24 13:50:13 +00006 * Copyright (C) 2009 Carl-Daniel Hailfinger
Stefan Reinauer14e22772010-04-27 06:56:47 +00007 *
Stefan Reinauer03646be2008-05-13 22:14:21 +00008 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License as published by
10 * the Free Software Foundation; version 2 of the License.
11 *
12 * This program is distributed in the hope that it will be useful,
13 * but WITHOUT ANY WARRANTY; without even the implied warranty of
14 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
15 * GNU General Public License for more details.
16 *
17 * You should have received a copy of the GNU General Public License
18 * along with this program; if not, write to the Free Software
19 * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
20 */
21
Stefan Reinauer03646be2008-05-13 22:14:21 +000022#include <stdio.h>
Stefan Reinauer03646be2008-05-13 22:14:21 +000023#include <stdlib.h>
Stefan Reinauera7b296d2011-11-14 12:40:34 -080024#include <inttypes.h>
Stefan Reinauer03646be2008-05-13 22:14:21 +000025#include <getopt.h>
Stefan Reinauer23190272008-08-20 13:41:24 +000026#include <fcntl.h>
Stefan Reinauer1162f252008-12-04 15:18:20 +000027#include <sys/mman.h>
Idwer Vollering3f91d812010-10-24 13:50:13 +000028#include <unistd.h>
Stefan Tauner0c8b7d12013-04-05 20:38:08 +020029#include "inteltool.h"
Stefan Reinauer03646be2008-05-13 22:14:21 +000030
Stefan Tauner04c06002012-10-13 02:19:30 +020031/*
32 * http://pci-ids.ucw.cz/read/PC/8086
33 * http://en.wikipedia.org/wiki/Intel_Tick-Tock
34 * http://en.wikipedia.org/wiki/List_of_Intel_chipsets
35 * http://en.wikipedia.org/wiki/Intel_Xeon_chipsets
36 */
Stefan Reinauer9f7af6e2008-05-14 14:22:59 +000037static const struct {
38 uint16_t vendor_id, device_id;
Uwe Hermann9a6b6b52008-05-14 21:20:55 +000039 char *name;
Stefan Reinauer9f7af6e2008-05-14 14:22:59 +000040} supported_chips_list[] = {
Stefan Tauner04c06002012-10-13 02:19:30 +020041 /* Host bridges/DRAM controllers (Northbridges) */
42 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443LX, "443LX" },
43 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443BX, "443BX" },
44 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443BX_NO_AGP, "443BX without AGP" },
45 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82810, "810" },
46 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82810_DC, "810-DC100" },
47 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82810E_DC, "810E DC-133" },
48 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82830M, "830M" },
49 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82845, "845" },
50 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82865, "865" },
51 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82915, "915G/P/GV/GL/PL/910GL" },
52 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82945P, "945P" },
53 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82945GM, "945GM" },
54 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82945GSE, "945GSE" },
Stefan Tauner1a00cf02012-10-13 06:23:52 +020055 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82946, "946GZ/PL" },
Stefan Tauner04c06002012-10-13 02:19:30 +020056 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82965PM, "965PM" },
57 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82Q965, "Q963/82Q965" },
58 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82975X, "975X" },
Loïc Grenié8429de72009-11-02 15:01:49 +000059 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82G33, "P35/G33/G31/P31" },
60 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82Q33, "Q33" },
Stefan Tauner04c06002012-10-13 02:19:30 +020061 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82Q35, "Q35" },
62 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82X38, "X38/X48" },
63 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_32X0, "3200/3210" },
64 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82X4X, "GL40/GS40/GM45/GS45/PM45" },
65 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82X58, "X58" },
66 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_I5000P, "Intel i5000P Memory Controller Hub" },
67 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_I5000X, "Intel i5000X Memory Controller Hub" },
68 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_I5000Z, "Intel i5000Z Memory Controller Hub" },
69 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_I5000V, "Intel i5000V Memory Controller Hub" },
70 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_SCH_POULSBO, "SCH Poulsbo" },
Corey Osgood23d98c72010-07-29 19:25:31 +000071 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ATOM_DXXX, "Atom D400/500 Series" },
Idwer Vollering312fc962010-12-17 22:34:58 +000072 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ATOM_NXXX, "Atom N400 Series" },
Stefan Tauner04c06002012-10-13 02:19:30 +020073 /* Host bridges /DRAM controllers integrated in CPUs */
Stefan Taunerdbc6fcd2013-06-20 18:05:06 +020074 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_CORE_0TH_GEN, "0th generation (Nehalem family) Core Processor" },
Stefan Tauner04c06002012-10-13 02:19:30 +020075 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_CORE_1ST_GEN, "1st generation (Westmere family) Core Processor" },
Felix Held0cc8f292014-11-05 03:18:44 +010076 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_CORE_2ND_GEN_D, "2nd generation (Sandy Bridge family) Core Processor (Desktop)" },
77 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_CORE_2ND_GEN_M, "2nd generation (Sandy Bridge family) Core Processor (Mobile)" },
Felix Heldfac95e32014-11-09 00:11:28 +010078 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_CORE_2ND_GEN_E3, "2nd generation (Sandy Bridge family) Core Processor (Xeon E3)" },
79 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_CORE_3RD_GEN_D, "3rd generation (Ivy Bridge family) Core Processor (Desktop)" },
80 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_CORE_3RD_GEN_M, "3rd generation (Ivy Bridge family) Core Processor (Mobile)" },
81 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_CORE_3RD_GEN_E3, "3rd generation (Ivy Bridge family) Core Processor (Xeon E3 v2)" },
82 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_CORE_3RD_GEN_015c, "3rd generation (Ivy Bridge family) Core Processor" },
83 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_CORE_4TH_GEN_D, "4th generation (Haswell family) Core Processor (Desktop)" },
84 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_CORE_4TH_GEN_M, "4th generation (Haswell family) Core Processor (Mobile)" },
85 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_CORE_4TH_GEN_E3, "4th generation (Haswell family) Core Processor (Xeon E3 v3)" },
Dennis Wassenbergae6685f2014-10-30 10:30:40 +010086 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_CORE_4TH_GEN_U, "4th generation (Haswell family) Core Processor ULT" },
Martin Roth51dde6f2014-12-07 22:11:54 -070087 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_BAYTRAIL, "Bay Trail" },
Stefan Tauner04c06002012-10-13 02:19:30 +020088 /* Southbridges (LPC controllers) */
89 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82371XX, "371AB/EB/MB" },
Warren Turkal9702b6b2009-06-30 14:11:42 +000090 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH10R, "ICH10R" },
Anton Kochkovda0b4562010-05-30 12:33:12 +000091 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH9DH, "ICH9DH" },
92 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH9DO, "ICH9DO" },
93 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH9R, "ICH9R" },
94 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH9, "ICH9" },
95 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH9M, "ICH9M" },
96 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH9ME, "ICH9M-E" },
Stefan Reinauer1162f252008-12-04 15:18:20 +000097 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH8M, "ICH8-M" },
Corey Osgoodf366ce02010-08-17 08:33:44 +000098 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH8, "ICH8" },
99 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_NM10, "NM10" },
Stefan Reinauer9f7af6e2008-05-14 14:22:59 +0000100 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH7MDH, "ICH7-M DH" },
Stefan Reinauerf9b99452008-05-14 20:05:00 +0000101 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH7M, "ICH7-M" },
Stefan Reinauer9f7af6e2008-05-14 14:22:59 +0000102 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH7, "ICH7" },
Stefan Reinauerf9b99452008-05-14 20:05:00 +0000103 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH7DH, "ICH7DH" },
Pat Erleyca3548e2010-04-21 06:23:19 +0000104 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6, "ICH6" },
Idwer Vollering312fc962010-12-17 22:34:58 +0000105 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH5, "ICH5" },
Stefan Reinauer9f7af6e2008-05-14 14:22:59 +0000106 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH4M, "ICH4-M" },
107 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH4, "ICH4" },
Uwe Hermann710e8b12008-05-17 21:33:35 +0000108 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH2, "ICH2" },
Stefan Reinauer9f7af6e2008-05-14 14:22:59 +0000109 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH0, "ICH0" },
Maciej Pijanka90d17402009-09-30 17:05:46 +0000110 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH, "ICH" },
Stefan Tauner04c06002012-10-13 02:19:30 +0200111 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_I63XX, "631xESB/632xESB/3100" },
112 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_SCH_POULSBO_LPC, "SCH Poulsbo" },
Stefan Tauner088f5692013-05-28 11:30:25 +0200113 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_3400_DESKTOP, "3400 Desktop" },
114 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_3400_MOBILE, "3400 Mobile" },
115 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_P55, "P55" },
116 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PM55, "PM55" },
117 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_H55, "H55" },
118 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_QM57, "QM57" },
119 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_H57, "H57" },
120 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_HM55, "HM55" },
121 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_Q57, "Q57" },
122 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_HM57, "HM57" },
123 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_3400_MOBILE_SFF, "3400 Mobile SFF" },
124 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_B55_A, "B55" },
125 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_QS57, "QS57" },
126 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_3400, "3400" },
127 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_3420, "3420" },
128 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_3450, "3450" },
129 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_B55_B, "B55" },
Nico Huber76d60492013-03-29 17:57:15 +0100130 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_Z68, "Z68" },
131 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_P67, "P67" },
132 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_UM67, "UM67" },
133 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_HM65, "HM65" },
134 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_H67, "H67" },
135 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_HM67, "HM67" },
136 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_Q65, "Q65" },
137 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_QS67, "QS67" },
138 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_Q67, "Q67" },
139 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_QM67, "QM67" },
140 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_B65, "B65" },
141 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_C202, "C202" },
142 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_C204, "C204" },
143 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_C206, "C206" },
144 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_H61, "H61" },
Stefan Tauner04c06002012-10-13 02:19:30 +0200145 { PCI_VENDOR_ID_INTEL, 0x1d40, "X79" },
146 { PCI_VENDOR_ID_INTEL, 0x1d41, "X79" },
Nico Huber76d60492013-03-29 17:57:15 +0100147 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_Z77, "Z77" },
148 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_Z75, "Z75" },
149 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_Q77, "Q77" },
150 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_Q75, "Q75" },
151 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_B75, "B75" },
152 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_H77, "H77" },
153 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_C216, "C216" },
154 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_QM77, "QM77" },
155 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_QS77, "QS77" },
156 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_HM77, "HM77" },
157 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_UM77, "UM77" },
158 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_HM76, "HM76" },
159 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_HM75, "HM75" },
160 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_HM70, "HM70" },
161 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_NM70, "NM70" },
Dennis Wassenbergae6685f2014-10-30 10:30:40 +0100162 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_LYNXPOINT_LP_FULL, "Lynx Point Low Power Full Featured Engineering Sample" },
163 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_LYNXPOINT_LP_PREM, "Lynx Point Low Power Premium SKU" },
164 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_LYNXPOINT_LP_BASE, "Lynx Point Low Power Base SKU" },
Stefan Tauner04c06002012-10-13 02:19:30 +0200165 { PCI_VENDOR_ID_INTEL, 0x2310, "DH89xxCC" },
Martin Roth51dde6f2014-12-07 22:11:54 -0700166 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_BAYTRAIL_LPC, "Bay Trail" },
Stefan Reinauer9f7af6e2008-05-14 14:22:59 +0000167};
168
Stefan Reinauerf7f2f252009-09-01 09:52:14 +0000169#ifndef __DARWIN__
Stefan Reinauer1162f252008-12-04 15:18:20 +0000170static int fd_mem;
171
Stefan Reinauercff573d2011-03-18 22:08:39 +0000172void *map_physical(uint64_t phys_addr, size_t len)
Stefan Reinauer1162f252008-12-04 15:18:20 +0000173{
174 void *virt_addr;
175
176 virt_addr = mmap(0, len, PROT_WRITE | PROT_READ, MAP_SHARED,
177 fd_mem, (off_t) phys_addr);
Stefan Reinauer14e22772010-04-27 06:56:47 +0000178
Stefan Reinauer1162f252008-12-04 15:18:20 +0000179 if (virt_addr == MAP_FAILED) {
Stefan Reinauera7b296d2011-11-14 12:40:34 -0800180 printf("Error mapping physical memory 0x%08" PRIx64 "[0x%zx]\n",
181 phys_addr, len);
Stefan Reinauer1162f252008-12-04 15:18:20 +0000182 return NULL;
183 }
184
185 return virt_addr;
186}
187
Stefan Reinauerf7f2f252009-09-01 09:52:14 +0000188void unmap_physical(void *virt_addr, size_t len)
Stefan Reinauer1162f252008-12-04 15:18:20 +0000189{
190 munmap(virt_addr, len);
191}
192#endif
Stefan Reinauer03646be2008-05-13 22:14:21 +0000193
194void print_version(void)
195{
196 printf("inteltool v%s -- ", INTELTOOL_VERSION);
197 printf("Copyright (C) 2008 coresystems GmbH\n\n");
198 printf(
199 "This program is free software: you can redistribute it and/or modify\n"
200 "it under the terms of the GNU General Public License as published by\n"
201 "the Free Software Foundation, version 2 of the License.\n\n"
202 "This program is distributed in the hope that it will be useful,\n"
203 "but WITHOUT ANY WARRANTY; without even the implied warranty of\n"
204 "MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the\n"
205 "GNU General Public License for more details.\n\n"
206 "You should have received a copy of the GNU General Public License\n"
207 "along with this program. If not, see <http://www.gnu.org/licenses/>.\n\n");
208}
209
210void print_usage(const char *name)
211{
Alexander Couzensaa3dd5d2015-01-03 02:52:10 +0100212 printf("usage: %s [-vh?gGrpmedPMas]\n", name);
Stefan Reinauer03646be2008-05-13 22:14:21 +0000213 printf("\n"
214 " -v | --version: print the version\n"
215 " -h | --help: print this help\n\n"
Alexander Couzensaa3dd5d2015-01-03 02:52:10 +0100216 " -s | --spi: dump southbridge spi and bios_cntrl registers\n"
Idwer Volleringb123e0d2014-08-25 23:59:42 +0200217 " -g | --gpio: dump southbridge GPIO registers\n"
Nico Huber09dcbf02013-04-01 15:08:04 +0200218 " -G | --gpio-diffs: show GPIO differences from defaults\n"
Idwer Volleringb123e0d2014-08-25 23:59:42 +0200219 " -r | --rcba: dump southbridge RCBA registers\n"
220 " -p | --pmbase: dump southbridge Power Management registers\n\n"
Stefan Reinauer03646be2008-05-13 22:14:21 +0000221 " -m | --mchbar: dump northbridge Memory Controller registers\n"
222 " -e | --epbar: dump northbridge EPBAR registers\n"
223 " -d | --dmibar: dump northbridge DMIBAR registers\n"
224 " -P | --pciexpress: dump northbridge PCIEXBAR registers\n\n"
225 " -M | --msrs: dump CPU MSRs\n"
Sven Schnelle4b7b3202012-01-08 15:27:18 +0100226 " -A | --ambs: dump AMB registers\n"
Stefan Reinauerd466e6a2008-05-14 13:52:50 +0000227 " -a | --all: dump all known registers\n"
Uwe Hermann9a6b6b52008-05-14 21:20:55 +0000228 "\n");
Stefan Reinauer03646be2008-05-13 22:14:21 +0000229 exit(1);
230}
231
232int main(int argc, char *argv[])
233{
234 struct pci_access *pacc;
Maciej Pijanka90d17402009-09-30 17:05:46 +0000235 struct pci_dev *sb = NULL, *nb, *dev;
Uwe Hermann9a6b6b52008-05-14 21:20:55 +0000236 int i, opt, option_index = 0;
Stefan Reinauer26ba0912008-08-18 10:58:09 +0000237 unsigned int id;
Stefan Reinauer03646be2008-05-13 22:14:21 +0000238
Uwe Hermann9a6b6b52008-05-14 21:20:55 +0000239 char *sbname = "unknown", *nbname = "unknown";
Stefan Reinauer03646be2008-05-13 22:14:21 +0000240
Uwe Hermann9a6b6b52008-05-14 21:20:55 +0000241 int dump_gpios = 0, dump_mchbar = 0, dump_rcba = 0;
242 int dump_pmbase = 0, dump_epbar = 0, dump_dmibar = 0;
Sven Schnelle4b7b3202012-01-08 15:27:18 +0100243 int dump_pciexbar = 0, dump_coremsrs = 0, dump_ambs = 0;
Alexander Couzensaa3dd5d2015-01-03 02:52:10 +0100244 int dump_spi = 0;
Nico Huber09dcbf02013-04-01 15:08:04 +0200245 int show_gpio_diffs = 0;
Stefan Reinauer03646be2008-05-13 22:14:21 +0000246
247 static struct option long_options[] = {
248 {"version", 0, 0, 'v'},
249 {"help", 0, 0, 'h'},
250 {"gpios", 0, 0, 'g'},
Nico Huber09dcbf02013-04-01 15:08:04 +0200251 {"gpio-diffs", 0, 0, 'G'},
Stefan Reinauer03646be2008-05-13 22:14:21 +0000252 {"mchbar", 0, 0, 'm'},
253 {"rcba", 0, 0, 'r'},
254 {"pmbase", 0, 0, 'p'},
255 {"epbar", 0, 0, 'e'},
256 {"dmibar", 0, 0, 'd'},
257 {"pciexpress", 0, 0, 'P'},
258 {"msrs", 0, 0, 'M'},
Sven Schnelle4b7b3202012-01-08 15:27:18 +0100259 {"ambs", 0, 0, 'A'},
Alexander Couzensaa3dd5d2015-01-03 02:52:10 +0100260 {"spi", 0, 0, 's'},
Stefan Reinauer03646be2008-05-13 22:14:21 +0000261 {"all", 0, 0, 'a'},
262 {0, 0, 0, 0}
263 };
264
Alexander Couzensaa3dd5d2015-01-03 02:52:10 +0100265 while ((opt = getopt_long(argc, argv, "vh?gGrpmedPMaAs",
Uwe Hermann9a6b6b52008-05-14 21:20:55 +0000266 long_options, &option_index)) != EOF) {
Stefan Reinauer03646be2008-05-13 22:14:21 +0000267 switch (opt) {
268 case 'v':
269 print_version();
270 exit(0);
271 break;
272 case 'g':
273 dump_gpios = 1;
274 break;
Nico Huber09dcbf02013-04-01 15:08:04 +0200275 case 'G':
276 show_gpio_diffs = 1;
277 break;
Stefan Reinauer03646be2008-05-13 22:14:21 +0000278 case 'm':
279 dump_mchbar = 1;
280 break;
281 case 'r':
282 dump_rcba = 1;
283 break;
284 case 'p':
285 dump_pmbase = 1;
286 break;
287 case 'e':
288 dump_epbar = 1;
289 break;
290 case 'd':
291 dump_dmibar = 1;
292 break;
293 case 'P':
294 dump_pciexbar = 1;
295 break;
296 case 'M':
297 dump_coremsrs = 1;
298 break;
299 case 'a':
300 dump_gpios = 1;
Nico Huber09dcbf02013-04-01 15:08:04 +0200301 show_gpio_diffs = 1;
Stefan Reinauer03646be2008-05-13 22:14:21 +0000302 dump_mchbar = 1;
303 dump_rcba = 1;
304 dump_pmbase = 1;
305 dump_epbar = 1;
306 dump_dmibar = 1;
307 dump_pciexbar = 1;
308 dump_coremsrs = 1;
Sven Schnelle4b7b3202012-01-08 15:27:18 +0100309 dump_ambs = 1;
Alexander Couzensaa3dd5d2015-01-03 02:52:10 +0100310 dump_spi = 1;
Sven Schnelle4b7b3202012-01-08 15:27:18 +0100311 break;
312 case 'A':
313 dump_ambs = 1;
Stefan Reinauer03646be2008-05-13 22:14:21 +0000314 break;
Alexander Couzensaa3dd5d2015-01-03 02:52:10 +0100315 case 's':
316 dump_spi = 1;
317 break;
Stefan Reinauer03646be2008-05-13 22:14:21 +0000318 case 'h':
319 case '?':
320 default:
321 print_usage(argv[0]);
322 exit(0);
323 break;
324 }
325 }
326
Idwer Vollering3f91d812010-10-24 13:50:13 +0000327#if defined(__FreeBSD__)
Stefan Tauner0c8b7d12013-04-05 20:38:08 +0200328 if (open("/dev/io", O_RDWR) < 0) {
Idwer Vollering3f91d812010-10-24 13:50:13 +0000329 perror("/dev/io");
330#else
Uwe Hermann9a6b6b52008-05-14 21:20:55 +0000331 if (iopl(3)) {
Idwer Vollering3f91d812010-10-24 13:50:13 +0000332 perror("iopl");
333#endif
Uwe Hermann9a6b6b52008-05-14 21:20:55 +0000334 printf("You need to be root.\n");
335 exit(1);
336 }
Stefan Reinauer03646be2008-05-13 22:14:21 +0000337
Stefan Reinauerf7f2f252009-09-01 09:52:14 +0000338#ifndef __DARWIN__
Stefan Reinauer03646be2008-05-13 22:14:21 +0000339 if ((fd_mem = open("/dev/mem", O_RDWR)) < 0) {
340 perror("Can not open /dev/mem");
341 exit(1);
342 }
Stefan Reinauer1162f252008-12-04 15:18:20 +0000343#endif
Stefan Reinauer03646be2008-05-13 22:14:21 +0000344
345 pacc = pci_alloc();
346 pci_init(pacc);
347 pci_scan_bus(pacc);
348
Stefan Reinauer03646be2008-05-13 22:14:21 +0000349 /* Find the required devices */
Stefan Reinauer14e22772010-04-27 06:56:47 +0000350 for (dev = pacc->devices; dev; dev = dev->next) {
Maciej Pijanka90d17402009-09-30 17:05:46 +0000351 pci_fill_info(dev, PCI_FILL_CLASS);
352 /* The ISA/LPC bridge can be 0x1f, 0x07, or 0x04 so we probe. */
353 if (dev->device_class == 0x0601) { /* ISA/LPC bridge */
Mathias Krause5ad6ec52014-11-05 21:27:01 +0100354 if (sb == NULL) {
Maciej Pijanka90d17402009-09-30 17:05:46 +0000355 sb = dev;
Mathias Krause5ad6ec52014-11-05 21:27:01 +0100356 } else {
Maciej Pijanka90d17402009-09-30 17:05:46 +0000357 fprintf(stderr, "Multiple devices with class ID"
358 " 0x0601, using %02x%02x:%02x.%02x\n",
Mathias Krause5ad6ec52014-11-05 21:27:01 +0100359 sb->domain, sb->bus, sb->dev, sb->func);
360 break;
361 }
Maciej Pijanka90d17402009-09-30 17:05:46 +0000362 }
363 }
Stefan Reinauer03646be2008-05-13 22:14:21 +0000364
Stefan Reinauer03646be2008-05-13 22:14:21 +0000365 if (!sb) {
366 printf("No southbridge found.\n");
367 exit(1);
368 }
369
370 pci_fill_info(sb, PCI_FILL_IDENT|PCI_FILL_BASES|PCI_FILL_SIZES|PCI_FILL_CLASS);
371
372 if (sb->vendor_id != PCI_VENDOR_ID_INTEL) {
373 printf("Not an Intel(R) southbridge.\n");
374 exit(1);
375 }
376
377 nb = pci_get_dev(pacc, 0, 0, 0x00, 0);
378 if (!nb) {
379 printf("No northbridge found.\n");
380 exit(1);
381 }
382
383 pci_fill_info(nb, PCI_FILL_IDENT|PCI_FILL_BASES|PCI_FILL_SIZES|PCI_FILL_CLASS);
384
385 if (nb->vendor_id != PCI_VENDOR_ID_INTEL) {
386 printf("Not an Intel(R) northbridge.\n");
387 exit(1);
388 }
389
Stefan Reinauer26ba0912008-08-18 10:58:09 +0000390 id = cpuid(1);
Stefan Reinauer74cd56982010-06-01 10:04:28 +0000391
392 /* Intel has suggested applications to display the family of a CPU as
393 * the sum of the "Family" and the "Extended Family" fields shown
394 * above, and the model as the sum of the "Model" and the 4-bit
395 * left-shifted "Extended Model" fields.
396 * http://download.intel.com/design/processor/applnots/24161832.pdf
397 */
Damien Zammitdcea7002013-07-17 23:59:40 +1000398 printf("CPU: ID 0x%x, Processor Type 0x%x, Family 0x%x, Model 0x%x, Stepping 0x%x\n",
399 id, (id >> 12) & 0x3, ((id >> 8) & 0xf) + ((id >> 20) & 0xff),
Stefan Reinauer74cd56982010-06-01 10:04:28 +0000400 ((id >> 12) & 0xf0) + ((id >> 4) & 0xf), (id & 0xf));
Stefan Reinauer03646be2008-05-13 22:14:21 +0000401
402 /* Determine names */
Uwe Hermann9a6b6b52008-05-14 21:20:55 +0000403 for (i = 0; i < ARRAY_SIZE(supported_chips_list); i++)
Stefan Reinauer03646be2008-05-13 22:14:21 +0000404 if (nb->device_id == supported_chips_list[i].device_id)
405 nbname = supported_chips_list[i].name;
Uwe Hermann9a6b6b52008-05-14 21:20:55 +0000406 for (i = 0; i < ARRAY_SIZE(supported_chips_list); i++)
Stefan Reinauer03646be2008-05-13 22:14:21 +0000407 if (sb->device_id == supported_chips_list[i].device_id)
408 sbname = supported_chips_list[i].name;
409
Stefan Tauner04c06002012-10-13 02:19:30 +0200410 printf("Northbridge: %04x:%04x (%s)\n",
Stefan Reinauer03646be2008-05-13 22:14:21 +0000411 nb->vendor_id, nb->device_id, nbname);
412
Stefan Tauner04c06002012-10-13 02:19:30 +0200413 printf("Southbridge: %04x:%04x (%s)\n",
Stefan Reinauer03646be2008-05-13 22:14:21 +0000414 sb->vendor_id, sb->device_id, sbname);
415
416 /* Now do the deed */
417
418 if (dump_gpios) {
Nico Huber09dcbf02013-04-01 15:08:04 +0200419 print_gpios(sb, 1, show_gpio_diffs);
420 printf("\n\n");
421 } else if (show_gpio_diffs) {
422 print_gpios(sb, 0, show_gpio_diffs);
Stefan Reinauer03646be2008-05-13 22:14:21 +0000423 printf("\n\n");
424 }
425
426 if (dump_rcba) {
427 print_rcba(sb);
428 printf("\n\n");
429 }
430
431 if (dump_pmbase) {
Tobias Diedrich3645e612010-11-27 14:44:19 +0000432 print_pmbase(sb, pacc);
Stefan Reinauer03646be2008-05-13 22:14:21 +0000433 printf("\n\n");
434 }
435
436 if (dump_mchbar) {
Idwer Vollering312fc962010-12-17 22:34:58 +0000437 print_mchbar(nb, pacc);
Stefan Reinauer03646be2008-05-13 22:14:21 +0000438 printf("\n\n");
439 }
440
441 if (dump_epbar) {
442 print_epbar(nb);
443 printf("\n\n");
444 }
445
446 if (dump_dmibar) {
447 print_dmibar(nb);
448 printf("\n\n");
449 }
450
451 if (dump_pciexbar) {
452 print_pciexbar(nb);
453 printf("\n\n");
454 }
455
456 if (dump_coremsrs) {
457 print_intel_core_msrs();
458 printf("\n\n");
459 }
460
Sven Schnelle4b7b3202012-01-08 15:27:18 +0100461 if (dump_ambs) {
462 print_ambs(nb, pacc);
463 }
Alexander Couzensaa3dd5d2015-01-03 02:52:10 +0100464
465 if (dump_spi) {
466 print_spi(sb);
467 }
Stefan Reinauer03646be2008-05-13 22:14:21 +0000468 /* Clean up */
Stefan Reinauer03646be2008-05-13 22:14:21 +0000469 pci_free_dev(nb);
Uwe Hermanne23e3722009-09-30 17:14:24 +0000470 // pci_free_dev(sb); // TODO: glibc detected "double free or corruption"
Stefan Reinauer03646be2008-05-13 22:14:21 +0000471 pci_cleanup(pacc);
472
473 return 0;
474}