blob: 6b9960552081051af9639ff618cc0f93ea9ce4a8 [file] [log] [blame]
Stefan Reinauer03646be2008-05-13 22:14:21 +00001/*
2 * inteltool - dump all registers on an Intel CPU + chipset based system.
3 *
Stefan Reinauer14e22772010-04-27 06:56:47 +00004 * Copyright (C) 2008-2010 by coresystems GmbH
5 * written by Stefan Reinauer <stepan@coresystems.de>
Idwer Vollering3f91d812010-10-24 13:50:13 +00006 * Copyright (C) 2009 Carl-Daniel Hailfinger
Stefan Reinauer14e22772010-04-27 06:56:47 +00007 *
Stefan Reinauer03646be2008-05-13 22:14:21 +00008 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License as published by
10 * the Free Software Foundation; version 2 of the License.
11 *
12 * This program is distributed in the hope that it will be useful,
13 * but WITHOUT ANY WARRANTY; without even the implied warranty of
14 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
15 * GNU General Public License for more details.
16 *
17 * You should have received a copy of the GNU General Public License
18 * along with this program; if not, write to the Free Software
19 * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
20 */
21
Stefan Reinauer03646be2008-05-13 22:14:21 +000022#include <stdio.h>
Stefan Reinauer03646be2008-05-13 22:14:21 +000023#include <stdlib.h>
Stefan Reinauer03646be2008-05-13 22:14:21 +000024#include <getopt.h>
Stefan Reinauer23190272008-08-20 13:41:24 +000025#include <fcntl.h>
Stefan Reinauer1162f252008-12-04 15:18:20 +000026#include <sys/mman.h>
Stefan Reinauer23190272008-08-20 13:41:24 +000027#include "inteltool.h"
Idwer Vollering3f91d812010-10-24 13:50:13 +000028#if defined(__FreeBSD__)
29#include <unistd.h>
30#endif
Stefan Reinauer03646be2008-05-13 22:14:21 +000031
Stefan Reinauer9f7af6e2008-05-14 14:22:59 +000032static const struct {
33 uint16_t vendor_id, device_id;
Uwe Hermann9a6b6b52008-05-14 21:20:55 +000034 char *name;
Stefan Reinauer9f7af6e2008-05-14 14:22:59 +000035} supported_chips_list[] = {
Maciej Pijanka90d17402009-09-30 17:05:46 +000036 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443LX, "82443LX" },
37 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443BX, "82443BX" },
38 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443BX_NO_AGP, "82443BX without AGP" },
Stefan Reinauerb2aedb12009-08-29 15:45:43 +000039 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82810, "i810" },
40 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82810DC, "i810-DC100" },
Joseph Smithe10757e2010-06-16 22:21:19 +000041 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82810E_MC, "i810E DC-133" },
Stefan Reinauer04844812010-02-22 11:26:06 +000042 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82830M, "i830M" },
Uwe Hermann710e8b12008-05-17 21:33:35 +000043 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82845, "i845" },
Idwer Vollering312fc962010-12-17 22:34:58 +000044 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82865, "i865" },
Pat Erleyca3548e2010-04-21 06:23:19 +000045 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82915, "82915G/P/GV/GL/PL/910GL" },
Stefan Reinauer3d9a12f2008-11-02 11:11:40 +000046 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82945P, "i945P" },
Stefan Reinauer9f7af6e2008-05-14 14:22:59 +000047 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82945GM, "i945GM" },
Björn Busse2d33dc42010-08-01 15:33:30 +000048 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82945GSE, "i945GSE" },
Stefan Reinauer1162f252008-12-04 15:18:20 +000049 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PM965, "PM965" },
Corey Osgood23d98c72010-07-29 19:25:31 +000050 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_Q965, "Q963/965" },
Stefan Reinauer1162f252008-12-04 15:18:20 +000051 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82975X, "i975X" },
Loïc Grenié8429de72009-11-02 15:01:49 +000052 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82Q35, "Q35" },
53 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82G33, "P35/G33/G31/P31" },
54 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82Q33, "Q33" },
Warren Turkal9702b6b2009-06-30 14:11:42 +000055 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_X58, "X58" },
Stefan Reinauer74cd56982010-06-01 10:04:28 +000056 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_GS45, "GS45ME" },
Corey Osgood23d98c72010-07-29 19:25:31 +000057 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ATOM_DXXX, "Atom D400/500 Series" },
Idwer Vollering312fc962010-12-17 22:34:58 +000058 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ATOM_NXXX, "Atom N400 Series" },
Stefan Reinauer74cd56982010-06-01 10:04:28 +000059 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_SCH_POULSBO, "SCH Poulsbo" },
60 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_SCH_POULSBO_LPC, "SCH Poulsbo" },
Warren Turkal9702b6b2009-06-30 14:11:42 +000061 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH10R, "ICH10R" },
Anton Kochkovda0b4562010-05-30 12:33:12 +000062 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH9DH, "ICH9DH" },
63 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH9DO, "ICH9DO" },
64 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH9R, "ICH9R" },
65 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH9, "ICH9" },
66 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH9M, "ICH9M" },
67 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH9ME, "ICH9M-E" },
Stefan Reinauer1162f252008-12-04 15:18:20 +000068 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH8M, "ICH8-M" },
Corey Osgoodf366ce02010-08-17 08:33:44 +000069 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH8, "ICH8" },
70 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_NM10, "NM10" },
Stefan Reinauer9f7af6e2008-05-14 14:22:59 +000071 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH7MDH, "ICH7-M DH" },
Stefan Reinauerf9b99452008-05-14 20:05:00 +000072 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH7M, "ICH7-M" },
Stefan Reinauer9f7af6e2008-05-14 14:22:59 +000073 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH7, "ICH7" },
Stefan Reinauerf9b99452008-05-14 20:05:00 +000074 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH7DH, "ICH7DH" },
Pat Erleyca3548e2010-04-21 06:23:19 +000075 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6, "ICH6" },
Idwer Vollering312fc962010-12-17 22:34:58 +000076 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH5, "ICH5" },
Stefan Reinauer9f7af6e2008-05-14 14:22:59 +000077 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH4M, "ICH4-M" },
78 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH4, "ICH4" },
Uwe Hermann710e8b12008-05-17 21:33:35 +000079 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH2, "ICH2" },
Stefan Reinauer9f7af6e2008-05-14 14:22:59 +000080 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH0, "ICH0" },
Maciej Pijanka90d17402009-09-30 17:05:46 +000081 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH, "ICH" },
82 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82371XX, "82371AB/EB/MB" },
Ruud Schrampbb41f502011-04-04 07:53:19 +020083 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_X44, "82X38/X48" },
84 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_32X0, "3200/3210" },
Sven Schnelle54a5aed2011-10-30 13:30:36 +010085 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_I63XX, "Intel 63xx I/O Controller Hub" },
Sven Schnelle4b7b3202012-01-08 15:27:18 +010086 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_I5000P, "Intel i5000P Memory Controller Hub" },
87 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_I5000X, "Intel i5000X Memory Controller Hub" },
88 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_I5000Z, "Intel i5000Z Memory Controller Hub" },
Stefan Reinauer9f7af6e2008-05-14 14:22:59 +000089};
90
Stefan Reinauerf7f2f252009-09-01 09:52:14 +000091#ifndef __DARWIN__
Stefan Reinauer1162f252008-12-04 15:18:20 +000092static int fd_mem;
93
Stefan Reinauercff573d2011-03-18 22:08:39 +000094void *map_physical(uint64_t phys_addr, size_t len)
Stefan Reinauer1162f252008-12-04 15:18:20 +000095{
96 void *virt_addr;
97
98 virt_addr = mmap(0, len, PROT_WRITE | PROT_READ, MAP_SHARED,
99 fd_mem, (off_t) phys_addr);
Stefan Reinauer14e22772010-04-27 06:56:47 +0000100
Stefan Reinauer1162f252008-12-04 15:18:20 +0000101 if (virt_addr == MAP_FAILED) {
Mathias Krause9beb5df2011-06-27 14:35:00 +0200102 printf("Error mapping physical memory 0x%08lx[0x%zx]\n", phys_addr, len);
Stefan Reinauer1162f252008-12-04 15:18:20 +0000103 return NULL;
104 }
105
106 return virt_addr;
107}
108
Stefan Reinauerf7f2f252009-09-01 09:52:14 +0000109void unmap_physical(void *virt_addr, size_t len)
Stefan Reinauer1162f252008-12-04 15:18:20 +0000110{
111 munmap(virt_addr, len);
112}
113#endif
Stefan Reinauer03646be2008-05-13 22:14:21 +0000114
115void print_version(void)
116{
117 printf("inteltool v%s -- ", INTELTOOL_VERSION);
118 printf("Copyright (C) 2008 coresystems GmbH\n\n");
119 printf(
120 "This program is free software: you can redistribute it and/or modify\n"
121 "it under the terms of the GNU General Public License as published by\n"
122 "the Free Software Foundation, version 2 of the License.\n\n"
123 "This program is distributed in the hope that it will be useful,\n"
124 "but WITHOUT ANY WARRANTY; without even the implied warranty of\n"
125 "MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the\n"
126 "GNU General Public License for more details.\n\n"
127 "You should have received a copy of the GNU General Public License\n"
128 "along with this program. If not, see <http://www.gnu.org/licenses/>.\n\n");
129}
130
131void print_usage(const char *name)
132{
Stefan Reinauerd466e6a2008-05-14 13:52:50 +0000133 printf("usage: %s [-vh?grpmedPMa]\n", name);
Stefan Reinauer03646be2008-05-13 22:14:21 +0000134 printf("\n"
135 " -v | --version: print the version\n"
136 " -h | --help: print this help\n\n"
137 " -g | --gpio: dump soutbridge GPIO registers\n"
138 " -r | --rcba: dump soutbridge RCBA registers\n"
139 " -p | --pmbase: dump soutbridge Power Management registers\n\n"
140 " -m | --mchbar: dump northbridge Memory Controller registers\n"
141 " -e | --epbar: dump northbridge EPBAR registers\n"
142 " -d | --dmibar: dump northbridge DMIBAR registers\n"
143 " -P | --pciexpress: dump northbridge PCIEXBAR registers\n\n"
144 " -M | --msrs: dump CPU MSRs\n"
Sven Schnelle4b7b3202012-01-08 15:27:18 +0100145 " -A | --ambs: dump AMB registers\n"
Stefan Reinauerd466e6a2008-05-14 13:52:50 +0000146 " -a | --all: dump all known registers\n"
Uwe Hermann9a6b6b52008-05-14 21:20:55 +0000147 "\n");
Stefan Reinauer03646be2008-05-13 22:14:21 +0000148 exit(1);
149}
150
151int main(int argc, char *argv[])
152{
153 struct pci_access *pacc;
Maciej Pijanka90d17402009-09-30 17:05:46 +0000154 struct pci_dev *sb = NULL, *nb, *dev;
Uwe Hermann9a6b6b52008-05-14 21:20:55 +0000155 int i, opt, option_index = 0;
Stefan Reinauer26ba0912008-08-18 10:58:09 +0000156 unsigned int id;
Stefan Reinauer03646be2008-05-13 22:14:21 +0000157
Uwe Hermann9a6b6b52008-05-14 21:20:55 +0000158 char *sbname = "unknown", *nbname = "unknown";
Stefan Reinauer03646be2008-05-13 22:14:21 +0000159
Uwe Hermann9a6b6b52008-05-14 21:20:55 +0000160 int dump_gpios = 0, dump_mchbar = 0, dump_rcba = 0;
161 int dump_pmbase = 0, dump_epbar = 0, dump_dmibar = 0;
Sven Schnelle4b7b3202012-01-08 15:27:18 +0100162 int dump_pciexbar = 0, dump_coremsrs = 0, dump_ambs = 0;
Stefan Reinauer03646be2008-05-13 22:14:21 +0000163
164 static struct option long_options[] = {
165 {"version", 0, 0, 'v'},
166 {"help", 0, 0, 'h'},
167 {"gpios", 0, 0, 'g'},
168 {"mchbar", 0, 0, 'm'},
169 {"rcba", 0, 0, 'r'},
170 {"pmbase", 0, 0, 'p'},
171 {"epbar", 0, 0, 'e'},
172 {"dmibar", 0, 0, 'd'},
173 {"pciexpress", 0, 0, 'P'},
174 {"msrs", 0, 0, 'M'},
Sven Schnelle4b7b3202012-01-08 15:27:18 +0100175 {"ambs", 0, 0, 'A'},
Stefan Reinauer03646be2008-05-13 22:14:21 +0000176 {"all", 0, 0, 'a'},
177 {0, 0, 0, 0}
178 };
179
Sven Schnelle4b7b3202012-01-08 15:27:18 +0100180 while ((opt = getopt_long(argc, argv, "vh?grpmedPMaA",
Uwe Hermann9a6b6b52008-05-14 21:20:55 +0000181 long_options, &option_index)) != EOF) {
Stefan Reinauer03646be2008-05-13 22:14:21 +0000182 switch (opt) {
183 case 'v':
184 print_version();
185 exit(0);
186 break;
187 case 'g':
188 dump_gpios = 1;
189 break;
190 case 'm':
191 dump_mchbar = 1;
192 break;
193 case 'r':
194 dump_rcba = 1;
195 break;
196 case 'p':
197 dump_pmbase = 1;
198 break;
199 case 'e':
200 dump_epbar = 1;
201 break;
202 case 'd':
203 dump_dmibar = 1;
204 break;
205 case 'P':
206 dump_pciexbar = 1;
207 break;
208 case 'M':
209 dump_coremsrs = 1;
210 break;
211 case 'a':
212 dump_gpios = 1;
213 dump_mchbar = 1;
214 dump_rcba = 1;
215 dump_pmbase = 1;
216 dump_epbar = 1;
217 dump_dmibar = 1;
218 dump_pciexbar = 1;
219 dump_coremsrs = 1;
Sven Schnelle4b7b3202012-01-08 15:27:18 +0100220 dump_ambs = 1;
221 break;
222 case 'A':
223 dump_ambs = 1;
Stefan Reinauer03646be2008-05-13 22:14:21 +0000224 break;
225 case 'h':
226 case '?':
227 default:
228 print_usage(argv[0]);
229 exit(0);
230 break;
231 }
232 }
233
Idwer Vollering3f91d812010-10-24 13:50:13 +0000234#if defined(__FreeBSD__)
235 int io_fd;
236#endif
237
238#if defined(__FreeBSD__)
239 if ((io_fd = open("/dev/io", O_RDWR)) < 0) {
240 perror("/dev/io");
241#else
Uwe Hermann9a6b6b52008-05-14 21:20:55 +0000242 if (iopl(3)) {
Idwer Vollering3f91d812010-10-24 13:50:13 +0000243 perror("iopl");
244#endif
Uwe Hermann9a6b6b52008-05-14 21:20:55 +0000245 printf("You need to be root.\n");
246 exit(1);
247 }
Stefan Reinauer03646be2008-05-13 22:14:21 +0000248
Stefan Reinauerf7f2f252009-09-01 09:52:14 +0000249#ifndef __DARWIN__
Stefan Reinauer03646be2008-05-13 22:14:21 +0000250 if ((fd_mem = open("/dev/mem", O_RDWR)) < 0) {
251 perror("Can not open /dev/mem");
252 exit(1);
253 }
Stefan Reinauer1162f252008-12-04 15:18:20 +0000254#endif
Stefan Reinauer03646be2008-05-13 22:14:21 +0000255
256 pacc = pci_alloc();
257 pci_init(pacc);
258 pci_scan_bus(pacc);
259
Stefan Reinauer03646be2008-05-13 22:14:21 +0000260 /* Find the required devices */
Stefan Reinauer14e22772010-04-27 06:56:47 +0000261 for (dev = pacc->devices; dev; dev = dev->next) {
Maciej Pijanka90d17402009-09-30 17:05:46 +0000262 pci_fill_info(dev, PCI_FILL_CLASS);
263 /* The ISA/LPC bridge can be 0x1f, 0x07, or 0x04 so we probe. */
264 if (dev->device_class == 0x0601) { /* ISA/LPC bridge */
Stefan Reinauer14e22772010-04-27 06:56:47 +0000265 if (sb == NULL)
Maciej Pijanka90d17402009-09-30 17:05:46 +0000266 sb = dev;
267 else
268 fprintf(stderr, "Multiple devices with class ID"
269 " 0x0601, using %02x%02x:%02x.%02x\n",
270 dev->domain, dev->bus, dev->dev,
271 dev->func);
272 }
273 }
Stefan Reinauer03646be2008-05-13 22:14:21 +0000274
Stefan Reinauer03646be2008-05-13 22:14:21 +0000275 if (!sb) {
276 printf("No southbridge found.\n");
277 exit(1);
278 }
279
280 pci_fill_info(sb, PCI_FILL_IDENT|PCI_FILL_BASES|PCI_FILL_SIZES|PCI_FILL_CLASS);
281
282 if (sb->vendor_id != PCI_VENDOR_ID_INTEL) {
283 printf("Not an Intel(R) southbridge.\n");
284 exit(1);
285 }
286
287 nb = pci_get_dev(pacc, 0, 0, 0x00, 0);
288 if (!nb) {
289 printf("No northbridge found.\n");
290 exit(1);
291 }
292
293 pci_fill_info(nb, PCI_FILL_IDENT|PCI_FILL_BASES|PCI_FILL_SIZES|PCI_FILL_CLASS);
294
295 if (nb->vendor_id != PCI_VENDOR_ID_INTEL) {
296 printf("Not an Intel(R) northbridge.\n");
297 exit(1);
298 }
299
Stefan Reinauer26ba0912008-08-18 10:58:09 +0000300 id = cpuid(1);
Stefan Reinauer74cd56982010-06-01 10:04:28 +0000301
302 /* Intel has suggested applications to display the family of a CPU as
303 * the sum of the "Family" and the "Extended Family" fields shown
304 * above, and the model as the sum of the "Model" and the 4-bit
305 * left-shifted "Extended Model" fields.
306 * http://download.intel.com/design/processor/applnots/24161832.pdf
307 */
308 printf("Intel CPU: Processor Type: %x, Family %x, Model %x, Stepping %x\n",
309 (id >> 12) & 0x3, ((id >> 8) & 0xf) + ((id >> 20) & 0xff),
310 ((id >> 12) & 0xf0) + ((id >> 4) & 0xf), (id & 0xf));
Stefan Reinauer03646be2008-05-13 22:14:21 +0000311
312 /* Determine names */
Uwe Hermann9a6b6b52008-05-14 21:20:55 +0000313 for (i = 0; i < ARRAY_SIZE(supported_chips_list); i++)
Stefan Reinauer03646be2008-05-13 22:14:21 +0000314 if (nb->device_id == supported_chips_list[i].device_id)
315 nbname = supported_chips_list[i].name;
Uwe Hermann9a6b6b52008-05-14 21:20:55 +0000316 for (i = 0; i < ARRAY_SIZE(supported_chips_list); i++)
Stefan Reinauer03646be2008-05-13 22:14:21 +0000317 if (sb->device_id == supported_chips_list[i].device_id)
318 sbname = supported_chips_list[i].name;
319
Stefan Reinauer14e22772010-04-27 06:56:47 +0000320 printf("Intel Northbridge: %04x:%04x (%s)\n",
Stefan Reinauer03646be2008-05-13 22:14:21 +0000321 nb->vendor_id, nb->device_id, nbname);
322
Stefan Reinauer14e22772010-04-27 06:56:47 +0000323 printf("Intel Southbridge: %04x:%04x (%s)\n",
Stefan Reinauer03646be2008-05-13 22:14:21 +0000324 sb->vendor_id, sb->device_id, sbname);
325
326 /* Now do the deed */
327
328 if (dump_gpios) {
329 print_gpios(sb);
330 printf("\n\n");
331 }
332
333 if (dump_rcba) {
334 print_rcba(sb);
335 printf("\n\n");
336 }
337
338 if (dump_pmbase) {
Tobias Diedrich3645e612010-11-27 14:44:19 +0000339 print_pmbase(sb, pacc);
Stefan Reinauer03646be2008-05-13 22:14:21 +0000340 printf("\n\n");
341 }
342
343 if (dump_mchbar) {
Idwer Vollering312fc962010-12-17 22:34:58 +0000344 print_mchbar(nb, pacc);
Stefan Reinauer03646be2008-05-13 22:14:21 +0000345 printf("\n\n");
346 }
347
348 if (dump_epbar) {
349 print_epbar(nb);
350 printf("\n\n");
351 }
352
353 if (dump_dmibar) {
354 print_dmibar(nb);
355 printf("\n\n");
356 }
357
358 if (dump_pciexbar) {
359 print_pciexbar(nb);
360 printf("\n\n");
361 }
362
363 if (dump_coremsrs) {
364 print_intel_core_msrs();
365 printf("\n\n");
366 }
367
Sven Schnelle4b7b3202012-01-08 15:27:18 +0100368 if (dump_ambs) {
369 print_ambs(nb, pacc);
370 }
Stefan Reinauer03646be2008-05-13 22:14:21 +0000371 /* Clean up */
Stefan Reinauer03646be2008-05-13 22:14:21 +0000372 pci_free_dev(nb);
Uwe Hermanne23e3722009-09-30 17:14:24 +0000373 // pci_free_dev(sb); // TODO: glibc detected "double free or corruption"
Stefan Reinauer03646be2008-05-13 22:14:21 +0000374 pci_cleanup(pacc);
375
376 return 0;
377}