blob: d56d0580fa1c4678f2043eae8417b0411a69cfb4 [file] [log] [blame]
Stefan Reinauer03646be2008-05-13 22:14:21 +00001/*
2 * inteltool - dump all registers on an Intel CPU + chipset based system.
3 *
Stefan Reinauer14e22772010-04-27 06:56:47 +00004 * Copyright (C) 2008-2010 by coresystems GmbH
5 * written by Stefan Reinauer <stepan@coresystems.de>
Idwer Vollering3f91d812010-10-24 13:50:13 +00006 * Copyright (C) 2009 Carl-Daniel Hailfinger
Stefan Reinauer14e22772010-04-27 06:56:47 +00007 *
Stefan Reinauer03646be2008-05-13 22:14:21 +00008 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License as published by
10 * the Free Software Foundation; version 2 of the License.
11 *
12 * This program is distributed in the hope that it will be useful,
13 * but WITHOUT ANY WARRANTY; without even the implied warranty of
14 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
15 * GNU General Public License for more details.
16 *
17 * You should have received a copy of the GNU General Public License
18 * along with this program; if not, write to the Free Software
19 * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
20 */
21
Stefan Reinauer03646be2008-05-13 22:14:21 +000022#include <stdio.h>
Stefan Reinauer03646be2008-05-13 22:14:21 +000023#include <stdlib.h>
Stefan Reinauera7b296d2011-11-14 12:40:34 -080024#include <inttypes.h>
Stefan Reinauer03646be2008-05-13 22:14:21 +000025#include <getopt.h>
Stefan Reinauer23190272008-08-20 13:41:24 +000026#include <fcntl.h>
Stefan Reinauer1162f252008-12-04 15:18:20 +000027#include <sys/mman.h>
Stefan Reinauer23190272008-08-20 13:41:24 +000028#include "inteltool.h"
Idwer Vollering3f91d812010-10-24 13:50:13 +000029#if defined(__FreeBSD__)
30#include <unistd.h>
31#endif
Stefan Reinauer03646be2008-05-13 22:14:21 +000032
Stefan Tauner04c06002012-10-13 02:19:30 +020033/*
34 * http://pci-ids.ucw.cz/read/PC/8086
35 * http://en.wikipedia.org/wiki/Intel_Tick-Tock
36 * http://en.wikipedia.org/wiki/List_of_Intel_chipsets
37 * http://en.wikipedia.org/wiki/Intel_Xeon_chipsets
38 */
Stefan Reinauer9f7af6e2008-05-14 14:22:59 +000039static const struct {
40 uint16_t vendor_id, device_id;
Uwe Hermann9a6b6b52008-05-14 21:20:55 +000041 char *name;
Stefan Reinauer9f7af6e2008-05-14 14:22:59 +000042} supported_chips_list[] = {
Stefan Tauner04c06002012-10-13 02:19:30 +020043 /* Host bridges/DRAM controllers (Northbridges) */
44 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443LX, "443LX" },
45 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443BX, "443BX" },
46 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443BX_NO_AGP, "443BX without AGP" },
47 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82810, "810" },
48 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82810_DC, "810-DC100" },
49 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82810E_DC, "810E DC-133" },
50 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82830M, "830M" },
51 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82845, "845" },
52 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82865, "865" },
53 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82915, "915G/P/GV/GL/PL/910GL" },
54 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82945P, "945P" },
55 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82945GM, "945GM" },
56 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82945GSE, "945GSE" },
Stefan Tauner1a00cf02012-10-13 06:23:52 +020057 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82946, "946GZ/PL" },
Stefan Tauner04c06002012-10-13 02:19:30 +020058 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82965PM, "965PM" },
59 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82Q965, "Q963/82Q965" },
60 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82975X, "975X" },
Loïc Grenié8429de72009-11-02 15:01:49 +000061 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82G33, "P35/G33/G31/P31" },
62 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82Q33, "Q33" },
Stefan Tauner04c06002012-10-13 02:19:30 +020063 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82Q35, "Q35" },
64 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82X38, "X38/X48" },
65 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_32X0, "3200/3210" },
66 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82X4X, "GL40/GS40/GM45/GS45/PM45" },
67 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82X58, "X58" },
68 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_I5000P, "Intel i5000P Memory Controller Hub" },
69 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_I5000X, "Intel i5000X Memory Controller Hub" },
70 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_I5000Z, "Intel i5000Z Memory Controller Hub" },
71 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_I5000V, "Intel i5000V Memory Controller Hub" },
72 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_SCH_POULSBO, "SCH Poulsbo" },
Corey Osgood23d98c72010-07-29 19:25:31 +000073 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ATOM_DXXX, "Atom D400/500 Series" },
Idwer Vollering312fc962010-12-17 22:34:58 +000074 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ATOM_NXXX, "Atom N400 Series" },
Stefan Tauner04c06002012-10-13 02:19:30 +020075 /* Host bridges /DRAM controllers integrated in CPUs */
76 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_CORE_1ST_GEN, "1st generation (Westmere family) Core Processor" },
77 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_CORE_2ND_GEN, "2nd generation (Sandy Bridge family) Core Processor" },
78 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_CORE_3RD_GEN, "3rd generation (Ivy Bridge family) Core Processor" },
79 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_CORE_4TH_GEN, "4th generation (Haswell family) Core Processor" },
80 /* Southbridges (LPC controllers) */
81 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82371XX, "371AB/EB/MB" },
Warren Turkal9702b6b2009-06-30 14:11:42 +000082 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH10R, "ICH10R" },
Anton Kochkovda0b4562010-05-30 12:33:12 +000083 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH9DH, "ICH9DH" },
84 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH9DO, "ICH9DO" },
85 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH9R, "ICH9R" },
86 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH9, "ICH9" },
87 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH9M, "ICH9M" },
88 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH9ME, "ICH9M-E" },
Stefan Reinauer1162f252008-12-04 15:18:20 +000089 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH8M, "ICH8-M" },
Corey Osgoodf366ce02010-08-17 08:33:44 +000090 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH8, "ICH8" },
91 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_NM10, "NM10" },
Stefan Reinauer9f7af6e2008-05-14 14:22:59 +000092 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH7MDH, "ICH7-M DH" },
Stefan Reinauerf9b99452008-05-14 20:05:00 +000093 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH7M, "ICH7-M" },
Stefan Reinauer9f7af6e2008-05-14 14:22:59 +000094 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH7, "ICH7" },
Stefan Reinauerf9b99452008-05-14 20:05:00 +000095 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH7DH, "ICH7DH" },
Pat Erleyca3548e2010-04-21 06:23:19 +000096 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6, "ICH6" },
Idwer Vollering312fc962010-12-17 22:34:58 +000097 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH5, "ICH5" },
Stefan Reinauer9f7af6e2008-05-14 14:22:59 +000098 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH4M, "ICH4-M" },
99 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH4, "ICH4" },
Uwe Hermann710e8b12008-05-17 21:33:35 +0000100 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH2, "ICH2" },
Stefan Reinauer9f7af6e2008-05-14 14:22:59 +0000101 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH0, "ICH0" },
Maciej Pijanka90d17402009-09-30 17:05:46 +0000102 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH, "ICH" },
Stefan Tauner04c06002012-10-13 02:19:30 +0200103 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_I63XX, "631xESB/632xESB/3100" },
104 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_SCH_POULSBO_LPC, "SCH Poulsbo" },
105 { PCI_VENDOR_ID_INTEL, 0x3b00, "3400 Desktop" },
106 { PCI_VENDOR_ID_INTEL, 0x3b01, "3400 Mobile" },
107 { PCI_VENDOR_ID_INTEL, 0x3b02, "P55" },
108 { PCI_VENDOR_ID_INTEL, 0x3b03, "PM55" },
109 { PCI_VENDOR_ID_INTEL, 0x3b06, "H55" },
110 { PCI_VENDOR_ID_INTEL, 0x3b07, "QM57" },
111 { PCI_VENDOR_ID_INTEL, 0x3b08, "H57" },
112 { PCI_VENDOR_ID_INTEL, 0x3b09, "HM55" },
113 { PCI_VENDOR_ID_INTEL, 0x3b0a, "Q57" },
114 { PCI_VENDOR_ID_INTEL, 0x3b0b, "HM57" },
115 { PCI_VENDOR_ID_INTEL, 0x3b0d, "3400 Mobile SFF" },
116 { PCI_VENDOR_ID_INTEL, 0x3b0e, "B55" },
117 { PCI_VENDOR_ID_INTEL, 0x3b0f, "QS57" },
118 { PCI_VENDOR_ID_INTEL, 0x3b12, "3400" },
119 { PCI_VENDOR_ID_INTEL, 0x3b14, "3420" },
120 { PCI_VENDOR_ID_INTEL, 0x3b16, "3450" },
121 { PCI_VENDOR_ID_INTEL, 0x3b1e, "B55" },
Nico Huber76d60492013-03-29 17:57:15 +0100122 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_Z68, "Z68" },
123 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_P67, "P67" },
124 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_UM67, "UM67" },
125 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_HM65, "HM65" },
126 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_H67, "H67" },
127 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_HM67, "HM67" },
128 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_Q65, "Q65" },
129 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_QS67, "QS67" },
130 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_Q67, "Q67" },
131 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_QM67, "QM67" },
132 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_B65, "B65" },
133 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_C202, "C202" },
134 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_C204, "C204" },
135 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_C206, "C206" },
136 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_H61, "H61" },
Stefan Tauner04c06002012-10-13 02:19:30 +0200137 { PCI_VENDOR_ID_INTEL, 0x1d40, "X79" },
138 { PCI_VENDOR_ID_INTEL, 0x1d41, "X79" },
Nico Huber76d60492013-03-29 17:57:15 +0100139 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_Z77, "Z77" },
140 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_Z75, "Z75" },
141 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_Q77, "Q77" },
142 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_Q75, "Q75" },
143 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_B75, "B75" },
144 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_H77, "H77" },
145 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_C216, "C216" },
146 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_QM77, "QM77" },
147 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_QS77, "QS77" },
148 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_HM77, "HM77" },
149 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_UM77, "UM77" },
150 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_HM76, "HM76" },
151 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_HM75, "HM75" },
152 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_HM70, "HM70" },
153 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_NM70, "NM70" },
Stefan Tauner04c06002012-10-13 02:19:30 +0200154 { PCI_VENDOR_ID_INTEL, 0x2310, "DH89xxCC" },
Stefan Reinauer9f7af6e2008-05-14 14:22:59 +0000155};
156
Stefan Reinauerf7f2f252009-09-01 09:52:14 +0000157#ifndef __DARWIN__
Stefan Reinauer1162f252008-12-04 15:18:20 +0000158static int fd_mem;
159
Stefan Reinauercff573d2011-03-18 22:08:39 +0000160void *map_physical(uint64_t phys_addr, size_t len)
Stefan Reinauer1162f252008-12-04 15:18:20 +0000161{
162 void *virt_addr;
163
164 virt_addr = mmap(0, len, PROT_WRITE | PROT_READ, MAP_SHARED,
165 fd_mem, (off_t) phys_addr);
Stefan Reinauer14e22772010-04-27 06:56:47 +0000166
Stefan Reinauer1162f252008-12-04 15:18:20 +0000167 if (virt_addr == MAP_FAILED) {
Stefan Reinauera7b296d2011-11-14 12:40:34 -0800168 printf("Error mapping physical memory 0x%08" PRIx64 "[0x%zx]\n",
169 phys_addr, len);
Stefan Reinauer1162f252008-12-04 15:18:20 +0000170 return NULL;
171 }
172
173 return virt_addr;
174}
175
Stefan Reinauerf7f2f252009-09-01 09:52:14 +0000176void unmap_physical(void *virt_addr, size_t len)
Stefan Reinauer1162f252008-12-04 15:18:20 +0000177{
178 munmap(virt_addr, len);
179}
180#endif
Stefan Reinauer03646be2008-05-13 22:14:21 +0000181
182void print_version(void)
183{
184 printf("inteltool v%s -- ", INTELTOOL_VERSION);
185 printf("Copyright (C) 2008 coresystems GmbH\n\n");
186 printf(
187 "This program is free software: you can redistribute it and/or modify\n"
188 "it under the terms of the GNU General Public License as published by\n"
189 "the Free Software Foundation, version 2 of the License.\n\n"
190 "This program is distributed in the hope that it will be useful,\n"
191 "but WITHOUT ANY WARRANTY; without even the implied warranty of\n"
192 "MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the\n"
193 "GNU General Public License for more details.\n\n"
194 "You should have received a copy of the GNU General Public License\n"
195 "along with this program. If not, see <http://www.gnu.org/licenses/>.\n\n");
196}
197
198void print_usage(const char *name)
199{
Stefan Reinauerd466e6a2008-05-14 13:52:50 +0000200 printf("usage: %s [-vh?grpmedPMa]\n", name);
Stefan Reinauer03646be2008-05-13 22:14:21 +0000201 printf("\n"
202 " -v | --version: print the version\n"
203 " -h | --help: print this help\n\n"
204 " -g | --gpio: dump soutbridge GPIO registers\n"
205 " -r | --rcba: dump soutbridge RCBA registers\n"
206 " -p | --pmbase: dump soutbridge Power Management registers\n\n"
207 " -m | --mchbar: dump northbridge Memory Controller registers\n"
208 " -e | --epbar: dump northbridge EPBAR registers\n"
209 " -d | --dmibar: dump northbridge DMIBAR registers\n"
210 " -P | --pciexpress: dump northbridge PCIEXBAR registers\n\n"
211 " -M | --msrs: dump CPU MSRs\n"
Sven Schnelle4b7b3202012-01-08 15:27:18 +0100212 " -A | --ambs: dump AMB registers\n"
Stefan Reinauerd466e6a2008-05-14 13:52:50 +0000213 " -a | --all: dump all known registers\n"
Uwe Hermann9a6b6b52008-05-14 21:20:55 +0000214 "\n");
Stefan Reinauer03646be2008-05-13 22:14:21 +0000215 exit(1);
216}
217
218int main(int argc, char *argv[])
219{
220 struct pci_access *pacc;
Maciej Pijanka90d17402009-09-30 17:05:46 +0000221 struct pci_dev *sb = NULL, *nb, *dev;
Uwe Hermann9a6b6b52008-05-14 21:20:55 +0000222 int i, opt, option_index = 0;
Stefan Reinauer26ba0912008-08-18 10:58:09 +0000223 unsigned int id;
Stefan Reinauer03646be2008-05-13 22:14:21 +0000224
Uwe Hermann9a6b6b52008-05-14 21:20:55 +0000225 char *sbname = "unknown", *nbname = "unknown";
Stefan Reinauer03646be2008-05-13 22:14:21 +0000226
Uwe Hermann9a6b6b52008-05-14 21:20:55 +0000227 int dump_gpios = 0, dump_mchbar = 0, dump_rcba = 0;
228 int dump_pmbase = 0, dump_epbar = 0, dump_dmibar = 0;
Sven Schnelle4b7b3202012-01-08 15:27:18 +0100229 int dump_pciexbar = 0, dump_coremsrs = 0, dump_ambs = 0;
Stefan Reinauer03646be2008-05-13 22:14:21 +0000230
231 static struct option long_options[] = {
232 {"version", 0, 0, 'v'},
233 {"help", 0, 0, 'h'},
234 {"gpios", 0, 0, 'g'},
235 {"mchbar", 0, 0, 'm'},
236 {"rcba", 0, 0, 'r'},
237 {"pmbase", 0, 0, 'p'},
238 {"epbar", 0, 0, 'e'},
239 {"dmibar", 0, 0, 'd'},
240 {"pciexpress", 0, 0, 'P'},
241 {"msrs", 0, 0, 'M'},
Sven Schnelle4b7b3202012-01-08 15:27:18 +0100242 {"ambs", 0, 0, 'A'},
Stefan Reinauer03646be2008-05-13 22:14:21 +0000243 {"all", 0, 0, 'a'},
244 {0, 0, 0, 0}
245 };
246
Sven Schnelle4b7b3202012-01-08 15:27:18 +0100247 while ((opt = getopt_long(argc, argv, "vh?grpmedPMaA",
Uwe Hermann9a6b6b52008-05-14 21:20:55 +0000248 long_options, &option_index)) != EOF) {
Stefan Reinauer03646be2008-05-13 22:14:21 +0000249 switch (opt) {
250 case 'v':
251 print_version();
252 exit(0);
253 break;
254 case 'g':
255 dump_gpios = 1;
256 break;
257 case 'm':
258 dump_mchbar = 1;
259 break;
260 case 'r':
261 dump_rcba = 1;
262 break;
263 case 'p':
264 dump_pmbase = 1;
265 break;
266 case 'e':
267 dump_epbar = 1;
268 break;
269 case 'd':
270 dump_dmibar = 1;
271 break;
272 case 'P':
273 dump_pciexbar = 1;
274 break;
275 case 'M':
276 dump_coremsrs = 1;
277 break;
278 case 'a':
279 dump_gpios = 1;
280 dump_mchbar = 1;
281 dump_rcba = 1;
282 dump_pmbase = 1;
283 dump_epbar = 1;
284 dump_dmibar = 1;
285 dump_pciexbar = 1;
286 dump_coremsrs = 1;
Sven Schnelle4b7b3202012-01-08 15:27:18 +0100287 dump_ambs = 1;
288 break;
289 case 'A':
290 dump_ambs = 1;
Stefan Reinauer03646be2008-05-13 22:14:21 +0000291 break;
292 case 'h':
293 case '?':
294 default:
295 print_usage(argv[0]);
296 exit(0);
297 break;
298 }
299 }
300
Idwer Vollering3f91d812010-10-24 13:50:13 +0000301#if defined(__FreeBSD__)
302 int io_fd;
303#endif
304
305#if defined(__FreeBSD__)
306 if ((io_fd = open("/dev/io", O_RDWR)) < 0) {
307 perror("/dev/io");
308#else
Uwe Hermann9a6b6b52008-05-14 21:20:55 +0000309 if (iopl(3)) {
Idwer Vollering3f91d812010-10-24 13:50:13 +0000310 perror("iopl");
311#endif
Uwe Hermann9a6b6b52008-05-14 21:20:55 +0000312 printf("You need to be root.\n");
313 exit(1);
314 }
Stefan Reinauer03646be2008-05-13 22:14:21 +0000315
Stefan Reinauerf7f2f252009-09-01 09:52:14 +0000316#ifndef __DARWIN__
Stefan Reinauer03646be2008-05-13 22:14:21 +0000317 if ((fd_mem = open("/dev/mem", O_RDWR)) < 0) {
318 perror("Can not open /dev/mem");
319 exit(1);
320 }
Stefan Reinauer1162f252008-12-04 15:18:20 +0000321#endif
Stefan Reinauer03646be2008-05-13 22:14:21 +0000322
323 pacc = pci_alloc();
324 pci_init(pacc);
325 pci_scan_bus(pacc);
326
Stefan Reinauer03646be2008-05-13 22:14:21 +0000327 /* Find the required devices */
Stefan Reinauer14e22772010-04-27 06:56:47 +0000328 for (dev = pacc->devices; dev; dev = dev->next) {
Maciej Pijanka90d17402009-09-30 17:05:46 +0000329 pci_fill_info(dev, PCI_FILL_CLASS);
330 /* The ISA/LPC bridge can be 0x1f, 0x07, or 0x04 so we probe. */
331 if (dev->device_class == 0x0601) { /* ISA/LPC bridge */
Stefan Reinauer14e22772010-04-27 06:56:47 +0000332 if (sb == NULL)
Maciej Pijanka90d17402009-09-30 17:05:46 +0000333 sb = dev;
334 else
335 fprintf(stderr, "Multiple devices with class ID"
336 " 0x0601, using %02x%02x:%02x.%02x\n",
337 dev->domain, dev->bus, dev->dev,
338 dev->func);
339 }
340 }
Stefan Reinauer03646be2008-05-13 22:14:21 +0000341
Stefan Reinauer03646be2008-05-13 22:14:21 +0000342 if (!sb) {
343 printf("No southbridge found.\n");
344 exit(1);
345 }
346
347 pci_fill_info(sb, PCI_FILL_IDENT|PCI_FILL_BASES|PCI_FILL_SIZES|PCI_FILL_CLASS);
348
349 if (sb->vendor_id != PCI_VENDOR_ID_INTEL) {
350 printf("Not an Intel(R) southbridge.\n");
351 exit(1);
352 }
353
354 nb = pci_get_dev(pacc, 0, 0, 0x00, 0);
355 if (!nb) {
356 printf("No northbridge found.\n");
357 exit(1);
358 }
359
360 pci_fill_info(nb, PCI_FILL_IDENT|PCI_FILL_BASES|PCI_FILL_SIZES|PCI_FILL_CLASS);
361
362 if (nb->vendor_id != PCI_VENDOR_ID_INTEL) {
363 printf("Not an Intel(R) northbridge.\n");
364 exit(1);
365 }
366
Stefan Reinauer26ba0912008-08-18 10:58:09 +0000367 id = cpuid(1);
Stefan Reinauer74cd56982010-06-01 10:04:28 +0000368
369 /* Intel has suggested applications to display the family of a CPU as
370 * the sum of the "Family" and the "Extended Family" fields shown
371 * above, and the model as the sum of the "Model" and the 4-bit
372 * left-shifted "Extended Model" fields.
373 * http://download.intel.com/design/processor/applnots/24161832.pdf
374 */
Stefan Tauner04c06002012-10-13 02:19:30 +0200375 printf("CPU: Processor Type: %x, Family %x, Model %x, Stepping %x\n",
Stefan Reinauer74cd56982010-06-01 10:04:28 +0000376 (id >> 12) & 0x3, ((id >> 8) & 0xf) + ((id >> 20) & 0xff),
377 ((id >> 12) & 0xf0) + ((id >> 4) & 0xf), (id & 0xf));
Stefan Reinauer03646be2008-05-13 22:14:21 +0000378
379 /* Determine names */
Uwe Hermann9a6b6b52008-05-14 21:20:55 +0000380 for (i = 0; i < ARRAY_SIZE(supported_chips_list); i++)
Stefan Reinauer03646be2008-05-13 22:14:21 +0000381 if (nb->device_id == supported_chips_list[i].device_id)
382 nbname = supported_chips_list[i].name;
Uwe Hermann9a6b6b52008-05-14 21:20:55 +0000383 for (i = 0; i < ARRAY_SIZE(supported_chips_list); i++)
Stefan Reinauer03646be2008-05-13 22:14:21 +0000384 if (sb->device_id == supported_chips_list[i].device_id)
385 sbname = supported_chips_list[i].name;
386
Stefan Tauner04c06002012-10-13 02:19:30 +0200387 printf("Northbridge: %04x:%04x (%s)\n",
Stefan Reinauer03646be2008-05-13 22:14:21 +0000388 nb->vendor_id, nb->device_id, nbname);
389
Stefan Tauner04c06002012-10-13 02:19:30 +0200390 printf("Southbridge: %04x:%04x (%s)\n",
Stefan Reinauer03646be2008-05-13 22:14:21 +0000391 sb->vendor_id, sb->device_id, sbname);
392
393 /* Now do the deed */
394
395 if (dump_gpios) {
396 print_gpios(sb);
397 printf("\n\n");
398 }
399
400 if (dump_rcba) {
401 print_rcba(sb);
402 printf("\n\n");
403 }
404
405 if (dump_pmbase) {
Tobias Diedrich3645e612010-11-27 14:44:19 +0000406 print_pmbase(sb, pacc);
Stefan Reinauer03646be2008-05-13 22:14:21 +0000407 printf("\n\n");
408 }
409
410 if (dump_mchbar) {
Idwer Vollering312fc962010-12-17 22:34:58 +0000411 print_mchbar(nb, pacc);
Stefan Reinauer03646be2008-05-13 22:14:21 +0000412 printf("\n\n");
413 }
414
415 if (dump_epbar) {
416 print_epbar(nb);
417 printf("\n\n");
418 }
419
420 if (dump_dmibar) {
421 print_dmibar(nb);
422 printf("\n\n");
423 }
424
425 if (dump_pciexbar) {
426 print_pciexbar(nb);
427 printf("\n\n");
428 }
429
430 if (dump_coremsrs) {
431 print_intel_core_msrs();
432 printf("\n\n");
433 }
434
Sven Schnelle4b7b3202012-01-08 15:27:18 +0100435 if (dump_ambs) {
436 print_ambs(nb, pacc);
437 }
Stefan Reinauer03646be2008-05-13 22:14:21 +0000438 /* Clean up */
Stefan Reinauer03646be2008-05-13 22:14:21 +0000439 pci_free_dev(nb);
Uwe Hermanne23e3722009-09-30 17:14:24 +0000440 // pci_free_dev(sb); // TODO: glibc detected "double free or corruption"
Stefan Reinauer03646be2008-05-13 22:14:21 +0000441 pci_cleanup(pacc);
442
443 return 0;
444}