blob: 0dc9131aaf57f076d892b069d6ab0e1d61a9b3aa [file] [log] [blame]
Furquan Shaikh06cd9032016-12-14 12:10:21 -08001chip soc/intel/skylake
2
Matt DeVillier8f424722019-11-27 22:55:43 -06003 # IGD Displays
4 register "gfx" = "GMA_STATIC_DISPLAYS(0)"
5
Furquan Shaikh2eb08372017-02-22 16:42:04 -08006 # Deep Sx states
Duncan Laurie1fe32d62017-04-10 21:02:13 -07007 register "deep_s3_enable_ac" = "0"
Furquan Shaikhd37107e2017-11-08 11:28:10 -08008 register "deep_s3_enable_dc" = "0"
Duncan Laurie1fe32d62017-04-10 21:02:13 -07009 register "deep_s5_enable_ac" = "1"
10 register "deep_s5_enable_dc" = "1"
Furquan Shaikh9d867af2017-12-03 21:45:47 -080011 register "deep_sx_config" = "DSX_EN_LAN_WAKE_PIN | DSX_EN_WAKE_PIN | DSX_DIS_AC_PRESENT_PD"
Furquan Shaikh06cd9032016-12-14 12:10:21 -080012
13 # GPE configuration
14 # Note that GPE events called out in ASL code rely on this
15 # route. i.e. If this route changes then the affected GPE
16 # offset bits also need to be changed.
17 register "gpe0_dw0" = "GPP_B"
18 register "gpe0_dw1" = "GPP_D"
19 register "gpe0_dw2" = "GPP_E"
20
21 # EC host command ranges are in 0x800-0x8ff & 0x200-0x20f
22 register "gen1_dec" = "0x00fc0801"
23 register "gen2_dec" = "0x000c0201"
24 # EC memory map range is 0x900-0x9ff
25 register "gen3_dec" = "0x00fc0901"
26
Sumeet Pawnikard56fae12017-02-20 10:34:01 +053027 # Enable DPTF
28 register "dptf_enable" = "1"
29
Rajat Jain2671afc2017-07-20 19:31:01 -070030 # Enable S0ix
31 register "s0ix_enable" = "1"
32
Furquan Shaikh06cd9032016-12-14 12:10:21 -080033 # FSP Configuration
34 register "ProbelessTrace" = "0"
Furquan Shaikh06cd9032016-12-14 12:10:21 -080035 register "SataSalpSupport" = "0"
36 register "SataMode" = "0"
37 register "SataPortsEnable[0]" = "0"
Furquan Shaikh06cd9032016-12-14 12:10:21 -080038 register "DspEnable" = "1"
39 register "IoBufferOwnership" = "3"
Furquan Shaikh06cd9032016-12-14 12:10:21 -080040 register "SsicPortEnable" = "0"
Furquan Shaikh06cd9032016-12-14 12:10:21 -080041 register "ScsEmmcHs400Enabled" = "1"
Furquan Shaikh06cd9032016-12-14 12:10:21 -080042 register "PttSwitch" = "0"
Furquan Shaikh06cd9032016-12-14 12:10:21 -080043 register "SkipExtGfxScan" = "1"
Furquan Shaikh06cd9032016-12-14 12:10:21 -080044 register "HeciEnabled" = "0"
Furquan Shaikh06cd9032016-12-14 12:10:21 -080045 register "SaGv" = "3"
Furquan Shaikh06cd9032016-12-14 12:10:21 -080046 register "PmConfigSlpS3MinAssert" = "2" # 50ms
47 register "PmConfigSlpS4MinAssert" = "1" # 1s
48 register "PmConfigSlpSusMinAssert" = "1" # 500ms
49 register "PmConfigSlpAMinAssert" = "3" # 2s
50 register "PmTimerDisabled" = "1"
Furquan Shaikh06cd9032016-12-14 12:10:21 -080051
Duncan Laurie4fa8a6f2017-03-14 16:37:55 -070052 # VR Settings Configuration for 4 Domains
53 #+----------------+-------+-------+-------+-------+
54 #| Domain/Setting | SA | IA | GTUS | GTS |
55 #+----------------+-------+-------+-------+-------+
56 #| Psi1Threshold | 20A | 20A | 20A | 20A |
Furquan Shaikh3f09b0f2017-08-18 17:26:27 -070057 #| Psi2Threshold | 2A | 2A | 2A | 2A |
Duncan Laurie4fa8a6f2017-03-14 16:37:55 -070058 #| Psi3Threshold | 1A | 1A | 1A | 1A |
59 #| Psi3Enable | 1 | 1 | 1 | 1 |
60 #| Psi4Enable | 1 | 1 | 1 | 1 |
61 #| ImonSlope | 0 | 0 | 0 | 0 |
62 #| ImonOffset | 0 | 0 | 0 | 0 |
Furquan Shaikh3f09b0f2017-08-18 17:26:27 -070063 #| IccMax | 5A | 24A | 24A | 24A |
Duncan Laurie4fa8a6f2017-03-14 16:37:55 -070064 #| VrVoltageLimit | 1.52V | 1.52V | 1.52V | 1.52V |
Furquan Shaikh3f09b0f2017-08-18 17:26:27 -070065 #| AcLoadline | 15 | 5.7 | 5.5 | 5.5 |
66 #| DcLoadline | 14.3 | 4.83 | 4.2 | 4.2 |
Duncan Laurie4fa8a6f2017-03-14 16:37:55 -070067 #+----------------+-------+-------+-------+-------+
Furquan Shaikh06cd9032016-12-14 12:10:21 -080068 register "domain_vr_config[VR_SYSTEM_AGENT]" = "{
69 .vr_config_enable = 1,
70 .psi1threshold = VR_CFG_AMP(20),
Furquan Shaikh3f09b0f2017-08-18 17:26:27 -070071 .psi2threshold = VR_CFG_AMP(2),
Furquan Shaikh06cd9032016-12-14 12:10:21 -080072 .psi3threshold = VR_CFG_AMP(1),
73 .psi3enable = 1,
74 .psi4enable = 1,
75 .imon_slope = 0x0,
76 .imon_offset = 0x0,
Furquan Shaikh3f09b0f2017-08-18 17:26:27 -070077 .icc_max = VR_CFG_AMP(5),
Furquan Shaikh06cd9032016-12-14 12:10:21 -080078 .voltage_limit = 1520,
Furquan Shaikh3f09b0f2017-08-18 17:26:27 -070079 .ac_loadline = 1500,
80 .dc_loadline = 1430,
Furquan Shaikh06cd9032016-12-14 12:10:21 -080081 }"
82
83 register "domain_vr_config[VR_IA_CORE]" = "{
84 .vr_config_enable = 1,
85 .psi1threshold = VR_CFG_AMP(20),
Furquan Shaikh3f09b0f2017-08-18 17:26:27 -070086 .psi2threshold = VR_CFG_AMP(2),
Furquan Shaikh06cd9032016-12-14 12:10:21 -080087 .psi3threshold = VR_CFG_AMP(1),
88 .psi3enable = 1,
89 .psi4enable = 1,
90 .imon_slope = 0x0,
91 .imon_offset = 0x0,
Furquan Shaikh3f09b0f2017-08-18 17:26:27 -070092 .icc_max = VR_CFG_AMP(24),
Furquan Shaikh06cd9032016-12-14 12:10:21 -080093 .voltage_limit = 1520,
Furquan Shaikh3f09b0f2017-08-18 17:26:27 -070094 .ac_loadline = 570,
95 .dc_loadline = 483,
Furquan Shaikh06cd9032016-12-14 12:10:21 -080096 }"
97
Furquan Shaikh06cd9032016-12-14 12:10:21 -080098 register "domain_vr_config[VR_GT_UNSLICED]" = "{
99 .vr_config_enable = 1,
100 .psi1threshold = VR_CFG_AMP(20),
Furquan Shaikh3f09b0f2017-08-18 17:26:27 -0700101 .psi2threshold = VR_CFG_AMP(2),
Furquan Shaikh06cd9032016-12-14 12:10:21 -0800102 .psi3threshold = VR_CFG_AMP(1),
103 .psi3enable = 1,
104 .psi4enable = 1,
105 .imon_slope = 0x0,
106 .imon_offset = 0x0,
Furquan Shaikh3f09b0f2017-08-18 17:26:27 -0700107 .icc_max = VR_CFG_AMP(24),
Furquan Shaikh06cd9032016-12-14 12:10:21 -0800108 .voltage_limit = 1520,
Furquan Shaikh3f09b0f2017-08-18 17:26:27 -0700109 .ac_loadline = 550,
110 .dc_loadline = 420,
Furquan Shaikh06cd9032016-12-14 12:10:21 -0800111 }"
112
113 register "domain_vr_config[VR_GT_SLICED]" = "{
114 .vr_config_enable = 1,
115 .psi1threshold = VR_CFG_AMP(20),
Furquan Shaikh3f09b0f2017-08-18 17:26:27 -0700116 .psi2threshold = VR_CFG_AMP(2),
Furquan Shaikh06cd9032016-12-14 12:10:21 -0800117 .psi3threshold = VR_CFG_AMP(1),
118 .psi3enable = 1,
119 .psi4enable = 1,
120 .imon_slope = 0x0,
121 .imon_offset = 0x0,
Furquan Shaikh3f09b0f2017-08-18 17:26:27 -0700122 .icc_max = VR_CFG_AMP(24),
Furquan Shaikh06cd9032016-12-14 12:10:21 -0800123 .voltage_limit = 1520,
Furquan Shaikh3f09b0f2017-08-18 17:26:27 -0700124 .ac_loadline = 550,
125 .dc_loadline = 420,
Furquan Shaikh06cd9032016-12-14 12:10:21 -0800126 }"
127
128 # Enable Root port 1.
129 register "PcieRpEnable[0]" = "1"
130 # Enable CLKREQ#
131 register "PcieRpClkReqSupport[0]" = "1"
132 # RP 1 uses SRCCLKREQ1#
133 register "PcieRpClkReqNumber[0]" = "1"
Rizwan Qureshiea4649f2017-09-06 19:08:23 +0530134 # RP 1, Enable Advanced Error Reporting
Rizwan Qureshi09703f62017-09-16 02:01:13 +0530135 register "PcieRpAdvancedErrorReporting[0]" = "1"
136 # RP 1, Enable Latency Tolerance Reporting Mechanism
137 register "PcieRpLtrEnable[0]" = "1"
Divya Chellape7fb7ce2017-12-19 20:16:50 +0530138 # RP 1 uses uses CLK SRC 1
139 register "PcieRpClkSrcNumber[0]" = "1"
Furquan Shaikh06cd9032016-12-14 12:10:21 -0800140
141 register "usb2_ports[0]" = "USB2_PORT_LONG(OC0)" # Type-C Port 1
142 register "usb2_ports[1]" = "USB2_PORT_MID(OC_SKIP)" # Type-A Port
143 register "usb2_ports[2]" = "USB2_PORT_MID(OC_SKIP)" # Bluetooth
144 register "usb2_ports[4]" = "USB2_PORT_LONG(OC1)" # Type-C Port 2
145 register "usb2_ports[6]" = "USB2_PORT_MID(OC_SKIP)" # Type-A Port
146 register "usb2_ports[8]" = "USB2_PORT_MID(OC_SKIP)" # Type-A Port
147
148 register "usb3_ports[0]" = "USB3_PORT_DEFAULT(OC0)" # Type-C Port 1
149 register "usb3_ports[1]" = "USB3_PORT_DEFAULT(OC1)" # Type-C Port 2
150 register "usb3_ports[2]" = "USB3_PORT_DEFAULT(OC_SKIP)" # Type-A Port
Furquan Shaikh06cd9032016-12-14 12:10:21 -0800151
Subrata Banikc4986eb2018-05-09 14:55:09 +0530152 # Intel Common SoC Config
153 #+-------------------+---------------------------+
154 #| Field | Value |
155 #+-------------------+---------------------------+
156 #| chipset_lockdown | CHIPSET_LOCKDOWN_COREBOOT |
157 #| I2C0 | Touchscreen |
158 #| I2C1 | H1 |
159 #| I2C2 | Camera |
160 #| I2C3 | Pen |
161 #| I2C4 | Camera |
162 #| I2C5 | Audio |
Subrata Banikc077b222019-08-01 10:50:35 +0530163 #| pch_thermal_trip | PCH Trip Temperature |
Subrata Banikc4986eb2018-05-09 14:55:09 +0530164 #+-------------------+---------------------------+
165 register "common_soc_config" = "{
166 .chipset_lockdown = CHIPSET_LOCKDOWN_COREBOOT,
167 .i2c[0] = {
Furquan Shaikhc3e4f632017-08-25 09:50:15 -0700168 .speed = I2C_SPEED_FAST,
Subrata Banikc4986eb2018-05-09 14:55:09 +0530169 .speed_config[0] = {
170 .speed = I2C_SPEED_FAST,
171 .scl_lcnt = 185,
172 .scl_hcnt = 90,
173 .sda_hold = 36,
174 },
175 },
176 .i2c[1] = {
177 .speed = I2C_SPEED_FAST,
178 .speed_config[0] = {
179 .speed = I2C_SPEED_FAST,
180 .scl_lcnt = 190,
181 .scl_hcnt = 100,
182 .sda_hold = 36,
183 },
184 .early_init = 1,
185 },
186 .i2c[2] = {
187 .speed = I2C_SPEED_FAST,
188 .speed_config[0] = {
189 .speed = I2C_SPEED_FAST,
190 .scl_lcnt = 190,
191 .scl_hcnt = 97,
192 .sda_hold = 36,
193 },
194 },
195 .i2c[4] = {
196 .speed = I2C_SPEED_FAST,
197 .speed_config[0] = {
198 .speed = I2C_SPEED_FAST,
199 .scl_lcnt = 190,
200 .scl_hcnt = 97,
201 .sda_hold = 36,
202 },
203 },
204 .i2c[5] = {
205 .speed = I2C_SPEED_FAST,
206 .speed_config[0] = {
207 .speed = I2C_SPEED_FAST,
208 .scl_lcnt = 190,
209 .scl_hcnt = 98,
210 .sda_hold = 36,
211 },
Furquan Shaikhc3e4f632017-08-25 09:50:15 -0700212 },
Subrata Banikc077b222019-08-01 10:50:35 +0530213 .pch_thermal_trip = 75,
Furquan Shaikhc3e4f632017-08-25 09:50:15 -0700214 }"
215
Subrata Banikc4986eb2018-05-09 14:55:09 +0530216 # Touchscreen
217 register "i2c_voltage[0]" = "I2C_VOLTAGE_3V3"
218
Furquan Shaikhc3e4f632017-08-25 09:50:15 -0700219 # H1
220 register "i2c_voltage[1]" = "I2C_VOLTAGE_3V3"
Furquan Shaikhc3e4f632017-08-25 09:50:15 -0700221
222 # Camera
223 register "i2c_voltage[2]" = "I2C_VOLTAGE_1V8"
Furquan Shaikhc3e4f632017-08-25 09:50:15 -0700224
225 # Pen
226 register "i2c_voltage[3]" = "I2C_VOLTAGE_1V8"
227
228 # Camera
229 register "i2c_voltage[4]" = "I2C_VOLTAGE_1V8"
Furquan Shaikhc3e4f632017-08-25 09:50:15 -0700230
231 # Audio
232 register "i2c_voltage[5]" = "I2C_VOLTAGE_1V8"
Furquan Shaikh06cd9032016-12-14 12:10:21 -0800233
234 # Must leave UART0 enabled or SD/eMMC will not work as PCI
235 register "SerialIoDevMode" = "{
236 [PchSerialIoIndexI2C0] = PchSerialIoPci,
237 [PchSerialIoIndexI2C1] = PchSerialIoPci,
238 [PchSerialIoIndexI2C2] = PchSerialIoPci,
239 [PchSerialIoIndexI2C3] = PchSerialIoPci,
240 [PchSerialIoIndexI2C4] = PchSerialIoPci,
241 [PchSerialIoIndexI2C5] = PchSerialIoPci,
Furquan Shaikhbea9b472017-12-04 12:16:22 -0800242 [PchSerialIoIndexSpi0] = PchSerialIoDisabled,
Furquan Shaikh296c79c2017-06-09 18:41:39 -0700243 [PchSerialIoIndexSpi1] = PchSerialIoDisabled,
Furquan Shaikh06cd9032016-12-14 12:10:21 -0800244 [PchSerialIoIndexUart0] = PchSerialIoPci,
245 [PchSerialIoIndexUart1] = PchSerialIoDisabled,
246 [PchSerialIoIndexUart2] = PchSerialIoSkipInit,
247 }"
248
249 register "speed_shift_enable" = "1"
Sumeet Pawnikarb4411d32017-08-10 18:55:12 +0530250 # PL2 override 15W for KBL-Y
Sumeet R Pawnikar97c54642020-05-10 01:24:11 +0530251 register "power_limits_config" = "{
252 .tdp_pl2_override = 15,
253 .psys_pmax = 45,
254 }"
Sumeet Pawnikard56fae12017-02-20 10:34:01 +0530255 register "tcc_offset" = "10" # TCC of 90C
Furquan Shaikh06cd9032016-12-14 12:10:21 -0800256
Furquan Shaikhd093e4a2017-01-13 17:27:36 -0800257 # Use default SD card detect GPIO configuration
Furquan Shaikh66386d22017-04-03 21:52:39 -0700258 register "sdcard_cd_gpio_default" = "GPP_E15"
Furquan Shaikhd093e4a2017-01-13 17:27:36 -0800259
Furquan Shaikh06cd9032016-12-14 12:10:21 -0800260 device cpu_cluster 0 on
261 device lapic 0 on end
262 end
263 device domain 0 on
264 device pci 00.0 on end # Host Bridge
265 device pci 02.0 on end # Integrated Graphics Device
Felix Singer9c1c0092020-07-29 20:48:08 +0200266 device pci 04.0 on end # SA thermal subsystem
Felix Singer4d5c4e02020-07-29 22:28:37 +0200267 device pci 05.0 on end # SA IMGU
Furquan Shaikh06cd9032016-12-14 12:10:21 -0800268 device pci 14.0 on end # USB xHCI
Furquan Shaikh7ca40062018-04-25 17:59:09 -0700269 device pci 14.1 on end # USB xDCI (OTG)
Furquan Shaikh06cd9032016-12-14 12:10:21 -0800270 device pci 14.2 on end # Thermal Subsystem
Felix Singere2186672020-07-29 23:20:52 +0200271 device pci 14.3 on end # Camera
Furquan Shaikh13dae932017-01-12 02:06:47 -0800272 device pci 15.0 on
273 chip drivers/i2c/generic
Furquan Shaikh5677e7d2017-06-05 09:19:29 -0700274 register "hid" = ""ELAN0001""
275 register "desc" = ""ELAN Touchscreen""
276 register "irq" = "ACPI_IRQ_EDGE_LOW(GPP_E7_IRQ)"
277 register "probed" = "1"
278 register "reset_gpio" = "ACPI_GPIO_OUTPUT_ACTIVE_LOW(GPP_E3)"
279 register "reset_delay_ms" = "20"
280 register "enable_gpio" = "ACPI_GPIO_OUTPUT_ACTIVE_HIGH(GPP_C22)"
281 register "enable_delay_ms" = "1"
282 register "has_power_resource" = "1"
283 device i2c 10 on end
284 end
285 chip drivers/i2c/generic
Furquan Shaikh13dae932017-01-12 02:06:47 -0800286 register "hid" = ""ATML0001""
287 register "desc" = ""Atmel Touchscreen""
Furquan Shaikh61335082017-02-21 15:52:57 -0800288 register "irq" = "ACPI_IRQ_LEVEL_LOW(GPP_E7_IRQ)"
Furquan Shaikh13dae932017-01-12 02:06:47 -0800289 register "probed" = "1"
Furquan Shaikh73108de2017-05-23 11:56:09 -0700290 register "has_power_resource" = "1"
291 register "disable_gpio_export_in_crs" = "1"
292 register "enable_gpio" = "ACPI_GPIO_OUTPUT_ACTIVE_HIGH(GPP_C22)"
293 register "enable_delay_ms" = "250"
Furquan Shaikh13dae932017-01-12 02:06:47 -0800294 device i2c 4b on end
295 end
296 end # I2C #0
Furquan Shaikh15815432017-05-23 22:46:52 -0700297 device pci 15.1 on
298 chip drivers/i2c/tpm
299 register "hid" = ""GOOG0005""
300 register "irq" = "ACPI_IRQ_EDGE_LOW(GPP_E0_IRQ)"
301 device i2c 50 on end
302 end
303 end # I2C #1
V Sowmya5dc15382017-05-05 14:21:48 +0530304 device pci 15.2 on end # I2C #2
Furquan Shaikhc57c48b2017-02-15 09:53:50 -0800305 device pci 15.3 on
Furquan Shaikh5360c7e2017-02-19 01:18:09 -0800306 chip drivers/i2c/hid
307 register "generic.hid" = ""WCOM50C1""
308 register "generic.desc" = ""WCOM Digitizer""
Furquan Shaikh5b9b5932017-02-21 13:16:30 -0800309 register "generic.irq" = "ACPI_IRQ_LEVEL_LOW(GPP_D1_IRQ)"
Furquan Shaikh2d12a902017-12-17 21:01:54 -0800310 register "generic.wake" = "GPE0_DW1_12"
Furquan Shaikhc57c48b2017-02-15 09:53:50 -0800311 register "hid_desc_reg_offset" = "0x1"
312 device i2c 0x9 on end
313 end
Nicolas Boichat3bfd7342018-03-14 15:46:15 +0800314 chip drivers/generic/gpio_keys
315 register "name" = ""PENH""
316 register "gpio" = "ACPI_GPIO_INPUT_ACTIVE_LOW(GPP_D8)"
317 register "key.dev_name" = ""EJCT""
318 register "key.linux_code" = "SW_PEN_INSERTED"
319 register "key.linux_input_type" = "EV_SW"
320 register "key.label" = ""pen_eject""
Furquan Shaikhfa8b75f2020-06-26 01:19:46 -0700321 register "key.wakeup_route" = "WAKEUP_ROUTE_DISABLED"
Nicolas Boichat3bfd7342018-03-14 15:46:15 +0800322 device generic 0 on end
323 end
Furquan Shaikhc57c48b2017-02-15 09:53:50 -0800324 end # I2C #3
Furquan Shaikh06cd9032016-12-14 12:10:21 -0800325 device pci 16.0 on end # Management Engine Interface 1
326 device pci 16.1 off end # Management Engine Interface 2
327 device pci 16.2 off end # Management Engine IDE-R
328 device pci 16.3 off end # Management Engine KT Redirection
329 device pci 16.4 off end # Management Engine Interface 3
330 device pci 17.0 off end # SATA
331 device pci 19.0 on end # UART #2
Rizwan Qureshi7ed1eff2017-01-13 22:22:42 +0530332 device pci 19.1 on
333 chip drivers/i2c/max98927
334 register "interleave_mode" = "1"
Harsha Priya130b4a22017-08-24 14:40:04 -0700335 register "vmon_slot_no" = "4"
336 register "imon_slot_no" = "5"
Rizwan Qureshi7ed1eff2017-01-13 22:22:42 +0530337 register "uid" = "0"
338 register "desc" = ""SSM4567 Right Speaker Amp""
339 register "name" = ""MAXR""
340 device i2c 39 on end
341 end
342 chip drivers/i2c/max98927
343 register "interleave_mode" = "1"
Harsha Priya130b4a22017-08-24 14:40:04 -0700344 register "vmon_slot_no" = "6"
345 register "imon_slot_no" = "7"
Rizwan Qureshi7ed1eff2017-01-13 22:22:42 +0530346 register "uid" = "1"
347 register "desc" = ""SSM4567 Left Speaker Amp""
348 register "name" = ""MAXL""
349 device i2c 3A on end
350 end
Rizwan Qureshia04ceaa2017-02-07 21:11:45 +0530351 chip drivers/i2c/generic
352 register "hid" = ""10EC5663""
353 register "name" = ""RT53""
354 register "desc" = ""Realtek RT5663""
Rizwan Qureshi6a1503e2017-03-16 13:19:22 +0530355 register "irq_gpio" = "ACPI_GPIO_IRQ_EDGE_BOTH(GPP_D9)"
Rizwan Qureshia04ceaa2017-02-07 21:11:45 +0530356 register "probed" = "1"
357 device i2c 13 on end
358 end
Rizwan Qureshi7ed1eff2017-01-13 22:22:42 +0530359 end # I2C #5
V Sowmya5dc15382017-05-05 14:21:48 +0530360 device pci 19.2 on end # I2C #4
Furquan Shaikh06cd9032016-12-14 12:10:21 -0800361 device pci 1c.0 on
Furquan Shaikha266d1e2020-10-04 12:52:54 -0700362 chip drivers/wifi/generic
Furquan Shaikh5e9ba6e2017-12-18 01:17:08 -0800363 register "wake" = "GPE0_DW0_00"
Furquan Shaikh06cd9032016-12-14 12:10:21 -0800364 device pci 00.0 on end
365 end
366 end # PCI Express Port 1
367 device pci 1c.1 off end # PCI Express Port 2
368 device pci 1c.2 off end # PCI Express Port 3
369 device pci 1c.3 off end # PCI Express Port 4
370 device pci 1c.4 off end # PCI Express Port 5
371 device pci 1c.5 off end # PCI Express Port 6
372 device pci 1c.6 off end # PCI Express Port 7
373 device pci 1c.7 off end # PCI Express Port 8
374 device pci 1d.0 off end # PCI Express Port 9
375 device pci 1d.1 off end # PCI Express Port 10
376 device pci 1d.2 off end # PCI Express Port 11
377 device pci 1d.3 off end # PCI Express Port 12
378 device pci 1e.0 on end # UART #0
379 device pci 1e.1 off end # UART #1
Furquan Shaikhbea9b472017-12-04 12:16:22 -0800380 device pci 1e.2 off end # GSPI #0
Furquan Shaikh296c79c2017-06-09 18:41:39 -0700381 device pci 1e.3 off end # GSPI #1
Furquan Shaikh06cd9032016-12-14 12:10:21 -0800382 device pci 1e.4 on end # eMMC
383 device pci 1e.5 off end # SDIO
Furquan Shaikhb3b5dd92017-01-11 20:32:55 -0800384 device pci 1e.6 on end # SDCard
Furquan Shaikh06cd9032016-12-14 12:10:21 -0800385 device pci 1f.0 on
386 chip ec/google/chromeec
387 device pnp 0c09.0 on end
388 end
389 end # LPC Interface
390 device pci 1f.1 on end # P2SB
391 device pci 1f.2 on end # Power Management Controller
392 device pci 1f.3 on end # Intel HDA
393 device pci 1f.4 on end # SMBus
394 device pci 1f.5 on end # PCH SPI
395 device pci 1f.6 off end # GbE
396 end
397end