blob: 61b16e65f1d2ebaabaae5836624720ca5d38d6f3 [file] [log] [blame]
Furquan Shaikh06cd9032016-12-14 12:10:21 -08001chip soc/intel/skylake
2
Furquan Shaikh2eb08372017-02-22 16:42:04 -08003 # Deep Sx states
Duncan Laurie1fe32d62017-04-10 21:02:13 -07004 register "deep_s3_enable_ac" = "0"
Furquan Shaikh55d9c0b2017-04-13 10:26:03 -07005 register "deep_s3_enable_dc" = "1"
Duncan Laurie1fe32d62017-04-10 21:02:13 -07006 register "deep_s5_enable_ac" = "1"
7 register "deep_s5_enable_dc" = "1"
Furquan Shaikh06cd9032016-12-14 12:10:21 -08008 register "deep_sx_config" = "DSX_EN_LAN_WAKE_PIN | DSX_EN_WAKE_PIN"
9
10 # GPE configuration
11 # Note that GPE events called out in ASL code rely on this
12 # route. i.e. If this route changes then the affected GPE
13 # offset bits also need to be changed.
14 register "gpe0_dw0" = "GPP_B"
15 register "gpe0_dw1" = "GPP_D"
16 register "gpe0_dw2" = "GPP_E"
17
18 # EC host command ranges are in 0x800-0x8ff & 0x200-0x20f
19 register "gen1_dec" = "0x00fc0801"
20 register "gen2_dec" = "0x000c0201"
21 # EC memory map range is 0x900-0x9ff
22 register "gen3_dec" = "0x00fc0901"
23
Sumeet Pawnikard56fae12017-02-20 10:34:01 +053024 # Enable DPTF
25 register "dptf_enable" = "1"
26
Rajat Jain2671afc2017-07-20 19:31:01 -070027 # Enable S0ix
28 register "s0ix_enable" = "1"
29
Furquan Shaikh06cd9032016-12-14 12:10:21 -080030 # FSP Configuration
31 register "ProbelessTrace" = "0"
32 register "EnableLan" = "0"
33 register "EnableSata" = "0"
34 register "SataSalpSupport" = "0"
35 register "SataMode" = "0"
36 register "SataPortsEnable[0]" = "0"
37 register "EnableAzalia" = "1"
38 register "DspEnable" = "1"
39 register "IoBufferOwnership" = "3"
40 register "EnableTraceHub" = "0"
41 register "XdciEnable" = "0"
42 register "SsicPortEnable" = "0"
43 register "SmbusEnable" = "1"
V Sowmya35e6eb12017-03-16 20:25:26 +053044 register "Cio2Enable" = "1"
45 register "SaImguEnable" = "1"
Furquan Shaikh06cd9032016-12-14 12:10:21 -080046 register "ScsEmmcEnabled" = "1"
47 register "ScsEmmcHs400Enabled" = "1"
Furquan Shaikhb3b5dd92017-01-11 20:32:55 -080048 register "ScsSdCardEnabled" = "2"
Furquan Shaikh06cd9032016-12-14 12:10:21 -080049 register "IshEnable" = "0"
50 register "PttSwitch" = "0"
51 register "InternalGfx" = "1"
52 register "SkipExtGfxScan" = "1"
53 register "Device4Enable" = "1"
54 register "HeciEnabled" = "0"
55 register "FspSkipMpInit" = "1"
56 register "SaGv" = "3"
57 register "SerialIrqConfigSirqEnable" = "1"
58 register "PmConfigSlpS3MinAssert" = "2" # 50ms
59 register "PmConfigSlpS4MinAssert" = "1" # 1s
60 register "PmConfigSlpSusMinAssert" = "1" # 500ms
61 register "PmConfigSlpAMinAssert" = "3" # 2s
62 register "PmTimerDisabled" = "1"
Furquan Shaikh06cd9032016-12-14 12:10:21 -080063
64 register "pirqa_routing" = "PCH_IRQ11"
65 register "pirqb_routing" = "PCH_IRQ10"
66 register "pirqc_routing" = "PCH_IRQ11"
67 register "pirqd_routing" = "PCH_IRQ11"
68 register "pirqe_routing" = "PCH_IRQ11"
69 register "pirqf_routing" = "PCH_IRQ11"
70 register "pirqg_routing" = "PCH_IRQ11"
71 register "pirqh_routing" = "PCH_IRQ11"
72
Duncan Laurie4fa8a6f2017-03-14 16:37:55 -070073 # VR Settings Configuration for 4 Domains
74 #+----------------+-------+-------+-------+-------+
75 #| Domain/Setting | SA | IA | GTUS | GTS |
76 #+----------------+-------+-------+-------+-------+
77 #| Psi1Threshold | 20A | 20A | 20A | 20A |
Furquan Shaikh3f09b0f2017-08-18 17:26:27 -070078 #| Psi2Threshold | 2A | 2A | 2A | 2A |
Duncan Laurie4fa8a6f2017-03-14 16:37:55 -070079 #| Psi3Threshold | 1A | 1A | 1A | 1A |
80 #| Psi3Enable | 1 | 1 | 1 | 1 |
81 #| Psi4Enable | 1 | 1 | 1 | 1 |
82 #| ImonSlope | 0 | 0 | 0 | 0 |
83 #| ImonOffset | 0 | 0 | 0 | 0 |
Furquan Shaikh3f09b0f2017-08-18 17:26:27 -070084 #| IccMax | 5A | 24A | 24A | 24A |
Duncan Laurie4fa8a6f2017-03-14 16:37:55 -070085 #| VrVoltageLimit | 1.52V | 1.52V | 1.52V | 1.52V |
Furquan Shaikh3f09b0f2017-08-18 17:26:27 -070086 #| AcLoadline | 15 | 5.7 | 5.5 | 5.5 |
87 #| DcLoadline | 14.3 | 4.83 | 4.2 | 4.2 |
Duncan Laurie4fa8a6f2017-03-14 16:37:55 -070088 #+----------------+-------+-------+-------+-------+
Furquan Shaikh06cd9032016-12-14 12:10:21 -080089 register "domain_vr_config[VR_SYSTEM_AGENT]" = "{
90 .vr_config_enable = 1,
91 .psi1threshold = VR_CFG_AMP(20),
Furquan Shaikh3f09b0f2017-08-18 17:26:27 -070092 .psi2threshold = VR_CFG_AMP(2),
Furquan Shaikh06cd9032016-12-14 12:10:21 -080093 .psi3threshold = VR_CFG_AMP(1),
94 .psi3enable = 1,
95 .psi4enable = 1,
96 .imon_slope = 0x0,
97 .imon_offset = 0x0,
Furquan Shaikh3f09b0f2017-08-18 17:26:27 -070098 .icc_max = VR_CFG_AMP(5),
Furquan Shaikh06cd9032016-12-14 12:10:21 -080099 .voltage_limit = 1520,
Furquan Shaikh3f09b0f2017-08-18 17:26:27 -0700100 .ac_loadline = 1500,
101 .dc_loadline = 1430,
Furquan Shaikh06cd9032016-12-14 12:10:21 -0800102 }"
103
104 register "domain_vr_config[VR_IA_CORE]" = "{
105 .vr_config_enable = 1,
106 .psi1threshold = VR_CFG_AMP(20),
Furquan Shaikh3f09b0f2017-08-18 17:26:27 -0700107 .psi2threshold = VR_CFG_AMP(2),
Furquan Shaikh06cd9032016-12-14 12:10:21 -0800108 .psi3threshold = VR_CFG_AMP(1),
109 .psi3enable = 1,
110 .psi4enable = 1,
111 .imon_slope = 0x0,
112 .imon_offset = 0x0,
Furquan Shaikh3f09b0f2017-08-18 17:26:27 -0700113 .icc_max = VR_CFG_AMP(24),
Furquan Shaikh06cd9032016-12-14 12:10:21 -0800114 .voltage_limit = 1520,
Furquan Shaikh3f09b0f2017-08-18 17:26:27 -0700115 .ac_loadline = 570,
116 .dc_loadline = 483,
Furquan Shaikh06cd9032016-12-14 12:10:21 -0800117 }"
118
Furquan Shaikh06cd9032016-12-14 12:10:21 -0800119 register "domain_vr_config[VR_GT_UNSLICED]" = "{
120 .vr_config_enable = 1,
121 .psi1threshold = VR_CFG_AMP(20),
Furquan Shaikh3f09b0f2017-08-18 17:26:27 -0700122 .psi2threshold = VR_CFG_AMP(2),
Furquan Shaikh06cd9032016-12-14 12:10:21 -0800123 .psi3threshold = VR_CFG_AMP(1),
124 .psi3enable = 1,
125 .psi4enable = 1,
126 .imon_slope = 0x0,
127 .imon_offset = 0x0,
Furquan Shaikh3f09b0f2017-08-18 17:26:27 -0700128 .icc_max = VR_CFG_AMP(24),
Furquan Shaikh06cd9032016-12-14 12:10:21 -0800129 .voltage_limit = 1520,
Furquan Shaikh3f09b0f2017-08-18 17:26:27 -0700130 .ac_loadline = 550,
131 .dc_loadline = 420,
Furquan Shaikh06cd9032016-12-14 12:10:21 -0800132 }"
133
134 register "domain_vr_config[VR_GT_SLICED]" = "{
135 .vr_config_enable = 1,
136 .psi1threshold = VR_CFG_AMP(20),
Furquan Shaikh3f09b0f2017-08-18 17:26:27 -0700137 .psi2threshold = VR_CFG_AMP(2),
Furquan Shaikh06cd9032016-12-14 12:10:21 -0800138 .psi3threshold = VR_CFG_AMP(1),
139 .psi3enable = 1,
140 .psi4enable = 1,
141 .imon_slope = 0x0,
142 .imon_offset = 0x0,
Furquan Shaikh3f09b0f2017-08-18 17:26:27 -0700143 .icc_max = VR_CFG_AMP(24),
Furquan Shaikh06cd9032016-12-14 12:10:21 -0800144 .voltage_limit = 1520,
Furquan Shaikh3f09b0f2017-08-18 17:26:27 -0700145 .ac_loadline = 550,
146 .dc_loadline = 420,
Furquan Shaikh06cd9032016-12-14 12:10:21 -0800147 }"
148
149 # Enable Root port 1.
150 register "PcieRpEnable[0]" = "1"
151 # Enable CLKREQ#
152 register "PcieRpClkReqSupport[0]" = "1"
153 # RP 1 uses SRCCLKREQ1#
154 register "PcieRpClkReqNumber[0]" = "1"
Rizwan Qureshiea4649f2017-09-06 19:08:23 +0530155 # RP 1, Enable Advanced Error Reporting
Rizwan Qureshi09703f62017-09-16 02:01:13 +0530156 register "PcieRpAdvancedErrorReporting[0]" = "1"
157 # RP 1, Enable Latency Tolerance Reporting Mechanism
158 register "PcieRpLtrEnable[0]" = "1"
Furquan Shaikh06cd9032016-12-14 12:10:21 -0800159
160 register "usb2_ports[0]" = "USB2_PORT_LONG(OC0)" # Type-C Port 1
161 register "usb2_ports[1]" = "USB2_PORT_MID(OC_SKIP)" # Type-A Port
162 register "usb2_ports[2]" = "USB2_PORT_MID(OC_SKIP)" # Bluetooth
163 register "usb2_ports[4]" = "USB2_PORT_LONG(OC1)" # Type-C Port 2
164 register "usb2_ports[6]" = "USB2_PORT_MID(OC_SKIP)" # Type-A Port
165 register "usb2_ports[8]" = "USB2_PORT_MID(OC_SKIP)" # Type-A Port
166
167 register "usb3_ports[0]" = "USB3_PORT_DEFAULT(OC0)" # Type-C Port 1
168 register "usb3_ports[1]" = "USB3_PORT_DEFAULT(OC1)" # Type-C Port 2
169 register "usb3_ports[2]" = "USB3_PORT_DEFAULT(OC_SKIP)" # Type-A Port
170 register "usb3_ports[3]" = "USB3_PORT_EMPTY" # Empty
171
Furquan Shaikhc3e4f632017-08-25 09:50:15 -0700172 # Touchscreen
173 register "i2c_voltage[0]" = "I2C_VOLTAGE_3V3"
174 register "i2c[0]" = "{
175 .speed = I2C_SPEED_FAST,
176 .speed_config[0] = {
177 .speed = I2C_SPEED_FAST,
178 .scl_lcnt = 185,
179 .scl_hcnt = 90,
180 .sda_hold = 36,
181 },
182 }"
183
184 # H1
185 register "i2c_voltage[1]" = "I2C_VOLTAGE_3V3"
186 register "i2c[1]" = "{
187 .speed = I2C_SPEED_FAST,
188 .speed_config[0] = {
189 .speed = I2C_SPEED_FAST,
190 .scl_lcnt = 190,
191 .scl_hcnt = 100,
192 .sda_hold = 36,
193 },
194 .early_init = 1,
195 }"
196
197
198 # Camera
199 register "i2c_voltage[2]" = "I2C_VOLTAGE_1V8"
200 register "i2c[2]" = "{
201 .speed = I2C_SPEED_FAST,
202 .speed_config[0] = {
203 .speed = I2C_SPEED_FAST,
204 .scl_lcnt = 190,
205 .scl_hcnt = 97,
206 .sda_hold = 36,
207 },
208 }"
209
210 # Pen
211 register "i2c_voltage[3]" = "I2C_VOLTAGE_1V8"
212
213 # Camera
214 register "i2c_voltage[4]" = "I2C_VOLTAGE_1V8"
215 register "i2c[4]" = "{
216 .speed = I2C_SPEED_FAST,
217 .speed_config[0] = {
218 .speed = I2C_SPEED_FAST,
219 .scl_lcnt = 190,
220 .scl_hcnt = 97,
221 .sda_hold = 36,
222 },
223 }"
224
225 # Audio
226 register "i2c_voltage[5]" = "I2C_VOLTAGE_1V8"
227 register "i2c[5]" = "{
228 .speed = I2C_SPEED_FAST,
229 .speed_config[0] = {
230 .speed = I2C_SPEED_FAST,
231 .scl_lcnt = 190,
232 .scl_hcnt = 98,
233 .sda_hold = 36,
234 },
235 }"
236
Furquan Shaikh06cd9032016-12-14 12:10:21 -0800237
Furquan Shaikh82010832017-04-10 21:27:21 -0700238 # Use GSPI0 for cr50 TPM. Early init is required to set up a BAR for TPM
239 # communication before memory is up.
240 register "gspi[0]" = "{
241 .speed_mhz = 1,
242 .early_init = 1,
243 }"
244
Furquan Shaikh06cd9032016-12-14 12:10:21 -0800245 # Must leave UART0 enabled or SD/eMMC will not work as PCI
246 register "SerialIoDevMode" = "{
247 [PchSerialIoIndexI2C0] = PchSerialIoPci,
248 [PchSerialIoIndexI2C1] = PchSerialIoPci,
249 [PchSerialIoIndexI2C2] = PchSerialIoPci,
250 [PchSerialIoIndexI2C3] = PchSerialIoPci,
251 [PchSerialIoIndexI2C4] = PchSerialIoPci,
252 [PchSerialIoIndexI2C5] = PchSerialIoPci,
253 [PchSerialIoIndexSpi0] = PchSerialIoPci,
Furquan Shaikh296c79c2017-06-09 18:41:39 -0700254 [PchSerialIoIndexSpi1] = PchSerialIoDisabled,
Furquan Shaikh06cd9032016-12-14 12:10:21 -0800255 [PchSerialIoIndexUart0] = PchSerialIoPci,
256 [PchSerialIoIndexUart1] = PchSerialIoDisabled,
257 [PchSerialIoIndexUart2] = PchSerialIoSkipInit,
258 }"
259
260 register "speed_shift_enable" = "1"
Sumeet Pawnikarb4411d32017-08-10 18:55:12 +0530261 # PL2 override 15W for KBL-Y
262 register "tdp_pl2_override" = "15"
Sumeet Pawnikard56fae12017-02-20 10:34:01 +0530263 register "tcc_offset" = "10" # TCC of 90C
Furquan Shaikh06cd9032016-12-14 12:10:21 -0800264
Furquan Shaikhd093e4a2017-01-13 17:27:36 -0800265 # Use default SD card detect GPIO configuration
Furquan Shaikh66386d22017-04-03 21:52:39 -0700266 register "sdcard_cd_gpio_default" = "GPP_E15"
Furquan Shaikhd093e4a2017-01-13 17:27:36 -0800267
Subrata Banikc204aaa2017-08-17 15:49:58 +0530268 # Lock Down
269 register "chipset_lockdown" = "CHIPSET_LOCKDOWN_COREBOOT"
270
Furquan Shaikh06cd9032016-12-14 12:10:21 -0800271 device cpu_cluster 0 on
272 device lapic 0 on end
273 end
274 device domain 0 on
275 device pci 00.0 on end # Host Bridge
276 device pci 02.0 on end # Integrated Graphics Device
277 device pci 14.0 on end # USB xHCI
278 device pci 14.1 off end # USB xDCI (OTG)
279 device pci 14.2 on end # Thermal Subsystem
Furquan Shaikh13dae932017-01-12 02:06:47 -0800280 device pci 15.0 on
281 chip drivers/i2c/generic
Furquan Shaikh5677e7d2017-06-05 09:19:29 -0700282 register "hid" = ""ELAN0001""
283 register "desc" = ""ELAN Touchscreen""
284 register "irq" = "ACPI_IRQ_EDGE_LOW(GPP_E7_IRQ)"
285 register "probed" = "1"
286 register "reset_gpio" = "ACPI_GPIO_OUTPUT_ACTIVE_LOW(GPP_E3)"
287 register "reset_delay_ms" = "20"
288 register "enable_gpio" = "ACPI_GPIO_OUTPUT_ACTIVE_HIGH(GPP_C22)"
289 register "enable_delay_ms" = "1"
290 register "has_power_resource" = "1"
291 device i2c 10 on end
292 end
293 chip drivers/i2c/generic
Furquan Shaikh13dae932017-01-12 02:06:47 -0800294 register "hid" = ""ATML0001""
295 register "desc" = ""Atmel Touchscreen""
Furquan Shaikh61335082017-02-21 15:52:57 -0800296 register "irq" = "ACPI_IRQ_LEVEL_LOW(GPP_E7_IRQ)"
Furquan Shaikh13dae932017-01-12 02:06:47 -0800297 register "probed" = "1"
Furquan Shaikh73108de2017-05-23 11:56:09 -0700298 register "has_power_resource" = "1"
299 register "disable_gpio_export_in_crs" = "1"
300 register "enable_gpio" = "ACPI_GPIO_OUTPUT_ACTIVE_HIGH(GPP_C22)"
301 register "enable_delay_ms" = "250"
Furquan Shaikh13dae932017-01-12 02:06:47 -0800302 device i2c 4b on end
303 end
304 end # I2C #0
Furquan Shaikh15815432017-05-23 22:46:52 -0700305 device pci 15.1 on
306 chip drivers/i2c/tpm
307 register "hid" = ""GOOG0005""
308 register "irq" = "ACPI_IRQ_EDGE_LOW(GPP_E0_IRQ)"
309 device i2c 50 on end
310 end
311 end # I2C #1
V Sowmya5dc15382017-05-05 14:21:48 +0530312 device pci 15.2 on end # I2C #2
Furquan Shaikhc57c48b2017-02-15 09:53:50 -0800313 device pci 15.3 on
Furquan Shaikh5360c7e2017-02-19 01:18:09 -0800314 chip drivers/i2c/hid
315 register "generic.hid" = ""WCOM50C1""
316 register "generic.desc" = ""WCOM Digitizer""
Furquan Shaikh5b9b5932017-02-21 13:16:30 -0800317 register "generic.irq" = "ACPI_IRQ_LEVEL_LOW(GPP_D1_IRQ)"
Furquan Shaikhc57c48b2017-02-15 09:53:50 -0800318 register "hid_desc_reg_offset" = "0x1"
319 device i2c 0x9 on end
320 end
321 end # I2C #3
Furquan Shaikh06cd9032016-12-14 12:10:21 -0800322 device pci 16.0 on end # Management Engine Interface 1
323 device pci 16.1 off end # Management Engine Interface 2
324 device pci 16.2 off end # Management Engine IDE-R
325 device pci 16.3 off end # Management Engine KT Redirection
326 device pci 16.4 off end # Management Engine Interface 3
327 device pci 17.0 off end # SATA
328 device pci 19.0 on end # UART #2
Rizwan Qureshi7ed1eff2017-01-13 22:22:42 +0530329 device pci 19.1 on
330 chip drivers/i2c/max98927
331 register "interleave_mode" = "1"
Harsha Priya130b4a22017-08-24 14:40:04 -0700332 register "vmon_slot_no" = "4"
333 register "imon_slot_no" = "5"
Rizwan Qureshi7ed1eff2017-01-13 22:22:42 +0530334 register "uid" = "0"
335 register "desc" = ""SSM4567 Right Speaker Amp""
336 register "name" = ""MAXR""
337 device i2c 39 on end
338 end
339 chip drivers/i2c/max98927
340 register "interleave_mode" = "1"
Harsha Priya130b4a22017-08-24 14:40:04 -0700341 register "vmon_slot_no" = "6"
342 register "imon_slot_no" = "7"
Rizwan Qureshi7ed1eff2017-01-13 22:22:42 +0530343 register "uid" = "1"
344 register "desc" = ""SSM4567 Left Speaker Amp""
345 register "name" = ""MAXL""
346 device i2c 3A on end
347 end
Rizwan Qureshia04ceaa2017-02-07 21:11:45 +0530348 chip drivers/i2c/generic
349 register "hid" = ""10EC5663""
350 register "name" = ""RT53""
351 register "desc" = ""Realtek RT5663""
Rizwan Qureshi6a1503e2017-03-16 13:19:22 +0530352 register "irq_gpio" = "ACPI_GPIO_IRQ_EDGE_BOTH(GPP_D9)"
Rizwan Qureshia04ceaa2017-02-07 21:11:45 +0530353 register "probed" = "1"
354 device i2c 13 on end
355 end
Rizwan Qureshi7ed1eff2017-01-13 22:22:42 +0530356 end # I2C #5
V Sowmya5dc15382017-05-05 14:21:48 +0530357 device pci 19.2 on end # I2C #4
Furquan Shaikh06cd9032016-12-14 12:10:21 -0800358 device pci 1c.0 on
359 chip drivers/intel/wifi
360 register "wake" = "GPE0_PCI_EXP"
361 device pci 00.0 on end
362 end
363 end # PCI Express Port 1
364 device pci 1c.1 off end # PCI Express Port 2
365 device pci 1c.2 off end # PCI Express Port 3
366 device pci 1c.3 off end # PCI Express Port 4
367 device pci 1c.4 off end # PCI Express Port 5
368 device pci 1c.5 off end # PCI Express Port 6
369 device pci 1c.6 off end # PCI Express Port 7
370 device pci 1c.7 off end # PCI Express Port 8
371 device pci 1d.0 off end # PCI Express Port 9
372 device pci 1d.1 off end # PCI Express Port 10
373 device pci 1d.2 off end # PCI Express Port 11
374 device pci 1d.3 off end # PCI Express Port 12
375 device pci 1e.0 on end # UART #0
376 device pci 1e.1 off end # UART #1
Furquan Shaikhdec6d4e2017-06-09 17:59:07 -0700377 device pci 1e.2 on
378 chip drivers/spi/acpi
379 register "hid" = "ACPI_DT_NAMESPACE_HID"
380 register "compat_string" = ""google,cr50""
381 register "irq" = "ACPI_IRQ_EDGE_LOW(GPP_E0_IRQ)"
382 device spi 0 on end
383 end
384 end # GSPI #0
Furquan Shaikh296c79c2017-06-09 18:41:39 -0700385 device pci 1e.3 off end # GSPI #1
Furquan Shaikh06cd9032016-12-14 12:10:21 -0800386 device pci 1e.4 on end # eMMC
387 device pci 1e.5 off end # SDIO
Furquan Shaikhb3b5dd92017-01-11 20:32:55 -0800388 device pci 1e.6 on end # SDCard
Furquan Shaikh06cd9032016-12-14 12:10:21 -0800389 device pci 1f.0 on
390 chip ec/google/chromeec
391 device pnp 0c09.0 on end
392 end
393 end # LPC Interface
394 device pci 1f.1 on end # P2SB
395 device pci 1f.2 on end # Power Management Controller
396 device pci 1f.3 on end # Intel HDA
397 device pci 1f.4 on end # SMBus
398 device pci 1f.5 on end # PCH SPI
399 device pci 1f.6 off end # GbE
400 end
401end