blob: 259685361876c8ef8504f97b9eb5f126551ca5e5 [file] [log] [blame]
huang linc14b54d2016-03-02 18:38:40 +08001/*
2 * This file is part of the coreboot project.
3 *
4 * Copyright 2016 Rockchip Inc.
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License as published by
8 * the Free Software Foundation; version 2 of the License.
9 *
10 * This program is distributed in the hope that it will be useful,
11 * but WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
huang linc14b54d2016-03-02 18:38:40 +080014 */
15
Lin Huanga1f82a32016-03-09 18:08:20 +080016#include <assert.h>
17#include <console/console.h>
18#include <delay.h>
19#include <soc/addressmap.h>
huang linc14b54d2016-03-02 18:38:40 +080020#include <soc/clock.h>
Lin Huangf5702e72016-03-19 22:45:19 +080021#include <soc/grf.h>
huang lin4f173742016-03-02 18:46:24 +080022#include <soc/i2c.h>
Lin Huanga1f82a32016-03-09 18:08:20 +080023#include <soc/soc.h>
24#include <stdint.h>
25#include <stdlib.h>
26#include <string.h>
27
28struct pll_div {
29 u32 refdiv;
30 u32 fbdiv;
31 u32 postdiv1;
32 u32 postdiv2;
33 u32 frac;
Lin Huange3d78b82016-06-28 11:10:54 +080034 u32 freq;
Lin Huanga1f82a32016-03-09 18:08:20 +080035};
36
37#define PLL_DIVISORS(hz, _refdiv, _postdiv1, _postdiv2) {\
38 .refdiv = _refdiv,\
39 .fbdiv = (u32)((u64)hz * _refdiv * _postdiv1 * _postdiv2 / OSC_HZ),\
Lin Huange3d78b82016-06-28 11:10:54 +080040 .postdiv1 = _postdiv1, .postdiv2 = _postdiv2, .freq = hz};\
Lin Huanga1f82a32016-03-09 18:08:20 +080041 _Static_assert(((u64)hz * _refdiv * _postdiv1 * _postdiv2 / OSC_HZ) *\
42 OSC_HZ / (_refdiv * _postdiv1 * _postdiv2) == hz,\
43 #hz "Hz cannot be hit with PLL "\
44 "divisors on line " STRINGIFY(__LINE__))
45
46static const struct pll_div gpll_init_cfg = PLL_DIVISORS(GPLL_HZ, 2, 2, 1);
47static const struct pll_div cpll_init_cfg = PLL_DIVISORS(CPLL_HZ, 1, 2, 2);
48static const struct pll_div ppll_init_cfg = PLL_DIVISORS(PPLL_HZ, 2, 2, 1);
49
Eric Gao61e6c442016-07-29 12:34:32 +080050static const struct pll_div apll_1512_cfg = PLL_DIVISORS(1512*MHz, 1, 1, 1);
51static const struct pll_div apll_600_cfg = PLL_DIVISORS(600*MHz, 1, 3, 1);
Lin Huanga1f82a32016-03-09 18:08:20 +080052
Lin Huang3d703bc2016-06-28 14:19:18 +080053static const struct pll_div *apll_cfgs[] = {
Eric Gao61e6c442016-07-29 12:34:32 +080054 [APLL_1512_MHZ] = &apll_1512_cfg,
Lin Huang3d703bc2016-06-28 14:19:18 +080055 [APLL_600_MHZ] = &apll_600_cfg,
Lin Huanga1f82a32016-03-09 18:08:20 +080056};
57
58enum {
59 /* PLL_CON0 */
60 PLL_FBDIV_MASK = 0xfff,
61 PLL_FBDIV_SHIFT = 0,
62
63 /* PLL_CON1 */
64 PLL_POSTDIV2_MASK = 0x7,
65 PLL_POSTDIV2_SHIFT = 12,
66 PLL_POSTDIV1_MASK = 0x7,
67 PLL_POSTDIV1_SHIFT = 8,
68 PLL_REFDIV_MASK = 0x3f,
69 PLL_REFDIV_SHIFT = 0,
70
71 /* PLL_CON2 */
72 PLL_LOCK_STATUS_MASK = 1,
73 PLL_LOCK_STATUS_SHIFT = 31,
74 PLL_FRACDIV_MASK = 0xffffff,
75 PLL_FRACDIV_SHIFT = 0,
76
77 /* PLL_CON3 */
78 PLL_MODE_MASK = 3,
79 PLL_MODE_SHIFT = 8,
80 PLL_MODE_SLOW = 0,
81 PLL_MODE_NORM,
82 PLL_MODE_DEEP,
83 PLL_DSMPD_MASK = 1,
84 PLL_DSMPD_SHIFT = 3,
85 PLL_INTEGER_MODE = 1,
86
87 /* PMUCRU_CLKSEL_CON0 */
88 PMU_PCLK_DIV_CON_MASK = 0x1f,
89 PMU_PCLK_DIV_CON_SHIFT = 0,
90
Shunqian Zheng347c83c2016-04-13 22:34:39 +080091 /* PMUCRU_CLKSEL_CON1 */
92 SPI3_PLL_SEL_MASK = 1,
93 SPI3_PLL_SEL_SHIFT = 7,
94 SPI3_PLL_SEL_24M = 0,
95 SPI3_PLL_SEL_PPLL = 1,
96 SPI3_DIV_CON_MASK = 0x7f,
97 SPI3_DIV_CON_SHIFT = 0x0,
98
huang lin4f173742016-03-02 18:46:24 +080099 /* PMUCRU_CLKSEL_CON2 */
100 I2C_DIV_CON_MASK = 0x7f,
101 I2C8_DIV_CON_SHIFT = 8,
102 I2C0_DIV_CON_SHIFT = 0,
103
104 /* PMUCRU_CLKSEL_CON3 */
105 I2C4_DIV_CON_SHIFT = 0,
106
Lin Huangbdd06de2016-06-28 15:21:20 +0800107 /* CLKSEL_CON0 / CLKSEL_CON2 */
108 ACLKM_CORE_DIV_CON_MASK = 0x1f,
109 ACLKM_CORE_DIV_CON_SHIFT = 8,
110 CLK_CORE_PLL_SEL_MASK = 3,
111 CLK_CORE_PLL_SEL_SHIFT = 6,
112 CLK_CORE_PLL_SEL_ALPLL = 0x0,
113 CLK_CORE_PLL_SEL_ABPLL = 0x1,
114 CLK_CORE_PLL_SEL_DPLL = 0x10,
115 CLK_CORE_PLL_SEL_GPLL = 0x11,
116 CLK_CORE_DIV_MASK = 0x1f,
117 CLK_CORE_DIV_SHIFT = 0,
Lin Huanga1f82a32016-03-09 18:08:20 +0800118
Lin Huangbdd06de2016-06-28 15:21:20 +0800119 /* CLKSEL_CON1 / CLKSEL_CON3 */
120 PCLK_DBG_DIV_MASK = 0x1f,
121 PCLK_DBG_DIV_SHIFT = 0x8,
122 ATCLK_CORE_DIV_MASK = 0x1f,
123 ATCLK_CORE_DIV_SHIFT = 0,
Lin Huanga1f82a32016-03-09 18:08:20 +0800124
125 /* CLKSEL_CON14 */
126 PCLK_PERIHP_DIV_CON_MASK = 0x7,
127 PCLK_PERIHP_DIV_CON_SHIFT = 12,
128 HCLK_PERIHP_DIV_CON_MASK = 3,
129 HCLK_PERIHP_DIV_CON_SHIFT = 8,
130 ACLK_PERIHP_PLL_SEL_MASK = 1,
131 ACLK_PERIHP_PLL_SEL_SHIFT = 7,
132 ACLK_PERIHP_PLL_SEL_CPLL = 0,
133 ACLK_PERIHP_PLL_SEL_GPLL = 1,
134 ACLK_PERIHP_DIV_CON_MASK = 0x1f,
135 ACLK_PERIHP_DIV_CON_SHIFT = 0,
136
Lin Huang2f7ed8d2016-04-08 18:56:20 +0800137 /* CLKSEL_CON21 */
138 ACLK_EMMC_PLL_SEL_MASK = 0x1,
139 ACLK_EMMC_PLL_SEL_SHIFT = 7,
140 ACLK_EMMC_PLL_SEL_GPLL = 0x1,
141 ACLK_EMMC_DIV_CON_MASK = 0x1f,
142 ACLK_EMMC_DIV_CON_SHIFT = 0,
143
144 /* CLKSEL_CON22 */
145 CLK_EMMC_PLL_MASK = 0x7,
146 CLK_EMMC_PLL_SHIFT = 8,
147 CLK_EMMC_PLL_SEL_GPLL = 0x1,
148 CLK_EMMC_DIV_CON_MASK = 0x7f,
149 CLK_EMMC_DIV_CON_SHIFT = 0,
150
Lin Huanga1f82a32016-03-09 18:08:20 +0800151 /* CLKSEL_CON23 */
152 PCLK_PERILP0_DIV_CON_MASK = 0x7,
153 PCLK_PERILP0_DIV_CON_SHIFT = 12,
154 HCLK_PERILP0_DIV_CON_MASK = 3,
155 HCLK_PERILP0_DIV_CON_SHIFT = 8,
156 ACLK_PERILP0_PLL_SEL_MASK = 1,
157 ACLK_PERILP0_PLL_SEL_SHIFT = 7,
158 ACLK_PERILP0_PLL_SEL_CPLL = 0,
159 ACLK_PERILP0_PLL_SEL_GPLL = 1,
160 ACLK_PERILP0_DIV_CON_MASK = 0x1f,
161 ACLK_PERILP0_DIV_CON_SHIFT = 0,
162
163 /* CLKSEL_CON25 */
164 PCLK_PERILP1_DIV_CON_MASK = 0x7,
165 PCLK_PERILP1_DIV_CON_SHIFT = 8,
166 HCLK_PERILP1_PLL_SEL_MASK = 1,
167 HCLK_PERILP1_PLL_SEL_SHIFT = 7,
168 HCLK_PERILP1_PLL_SEL_CPLL = 0,
169 HCLK_PERILP1_PLL_SEL_GPLL = 1,
170 HCLK_PERILP1_DIV_CON_MASK = 0x1f,
171 HCLK_PERILP1_DIV_CON_SHIFT = 0,
Shunqian Zhengce60d5a2016-04-21 23:53:08 +0800172
Lin Huangbf48fbb2016-03-23 19:24:53 +0800173 /* CLKSEL_CON26 */
174 CLK_SARADC_DIV_CON_MASK = 0xff,
175 CLK_SARADC_DIV_CON_SHIFT = 8,
176
Shunqian Zhengf4181ce2016-05-06 16:50:48 +0800177 /* CLKSEL_CON27 */
178 CLK_TSADC_SEL_X24M = 0x0,
179 CLK_TSADC_SEL_MASK = 1,
180 CLK_TSADC_SEL_SHIFT = 15,
181 CLK_TSADC_DIV_CON_MASK = 0x3ff,
182 CLK_TSADC_DIV_CON_SHIFT = 0,
183
Shunqian Zhengc7f32a52016-05-04 15:54:37 +0800184 /* CLKSEL_CON47 & CLKSEL_CON48 */
185 ACLK_VOP_PLL_SEL_MASK = 0x3,
186 ACLK_VOP_PLL_SEL_SHIFT = 6,
187 ACLK_VOP_PLL_SEL_CPLL = 0x1,
188 ACLK_VOP_DIV_CON_MASK = 0x1f,
189 ACLK_VOP_DIV_CON_SHIFT = 0,
190
191 /* CLKSEL_CON49 & CLKSEL_CON50 */
192 DCLK_VOP_DCLK_SEL_MASK = 1,
193 DCLK_VOP_DCLK_SEL_SHIFT = 11,
194 DCLK_VOP_DCLK_SEL_DIVOUT = 0,
195 DCLK_VOP_PLL_SEL_MASK = 3,
196 DCLK_VOP_PLL_SEL_SHIFT = 8,
197 DCLK_VOP_PLL_SEL_VPLL = 0,
198 DCLK_VOP_DIV_CON_MASK = 0xff,
199 DCLK_VOP_DIV_CON_SHIFT = 0,
200
Shunqian Zheng347c83c2016-04-13 22:34:39 +0800201 /* CLKSEL_CON58 */
202 CLK_SPI_PLL_SEL_MASK = 1,
203 CLK_SPI_PLL_SEL_CPLL = 0,
204 CLK_SPI_PLL_SEL_GPLL = 1,
205 CLK_SPI_PLL_DIV_CON_MASK = 0x7f,
206 CLK_SPI5_PLL_DIV_CON_SHIFT = 8,
207 CLK_SPI5_PLL_SEL_SHIFT = 15,
208
209 /* CLKSEL_CON59 */
210 CLK_SPI1_PLL_SEL_SHIFT = 15,
211 CLK_SPI1_PLL_DIV_CON_SHIFT = 8,
212 CLK_SPI0_PLL_SEL_SHIFT = 7,
213 CLK_SPI0_PLL_DIV_CON_SHIFT = 0,
214
215 /* CLKSEL_CON60 */
216 CLK_SPI4_PLL_SEL_SHIFT = 15,
217 CLK_SPI4_PLL_DIV_CON_SHIFT = 8,
218 CLK_SPI2_PLL_SEL_SHIFT = 7,
219 CLK_SPI2_PLL_DIV_CON_SHIFT = 0,
220
huang lin4f173742016-03-02 18:46:24 +0800221 /* CLKSEL_CON61 */
222 CLK_I2C_PLL_SEL_MASK = 1,
223 CLK_I2C_PLL_SEL_CPLL = 0,
224 CLK_I2C_PLL_SEL_GPLL = 1,
225 CLK_I2C5_PLL_SEL_SHIFT = 15,
226 CLK_I2C5_DIV_CON_SHIFT = 8,
227 CLK_I2C1_PLL_SEL_SHIFT = 7,
228 CLK_I2C1_DIV_CON_SHIFT = 0,
229
230 /* CLKSEL_CON62 */
231 CLK_I2C6_PLL_SEL_SHIFT = 15,
232 CLK_I2C6_DIV_CON_SHIFT = 8,
233 CLK_I2C2_PLL_SEL_SHIFT = 7,
234 CLK_I2C2_DIV_CON_SHIFT = 0,
235
236 /* CLKSEL_CON63 */
237 CLK_I2C7_PLL_SEL_SHIFT = 15,
238 CLK_I2C7_DIV_CON_SHIFT = 8,
239 CLK_I2C3_PLL_SEL_SHIFT = 7,
240 CLK_I2C3_DIV_CON_SHIFT = 0,
241
Shunqian Zhengce60d5a2016-04-21 23:53:08 +0800242 /* CRU_SOFTRST_CON4 */
243 RESETN_DDR0_REQ_MASK = 1,
244 RESETN_DDR0_REQ_SHIFT = 8,
245 RESETN_DDRPHY0_REQ_MASK = 1,
246 RESETN_DDRPHY0_REQ_SHIFT = 9,
247 RESETN_DDR1_REQ_MASK = 1,
248 RESETN_DDR1_REQ_SHIFT = 12,
249 RESETN_DDRPHY1_REQ_MASK = 1,
250 RESETN_DDRPHY1_REQ_SHIFT = 13,
Lin Huanga1f82a32016-03-09 18:08:20 +0800251};
252
253#define VCO_MAX_KHZ (3200 * (MHz / KHz))
254#define VCO_MIN_KHZ (800 * (MHz / KHz))
255#define OUTPUT_MAX_KHZ (3200 * (MHz / KHz))
256#define OUTPUT_MIN_KHZ (16 * (MHz / KHz))
257
258/* the div restrictions of pll in integer mode,
259 * these are defined in * CRU_*PLL_CON0 or PMUCRU_*PLL_CON0
260 */
261#define PLL_DIV_MIN 16
262#define PLL_DIV_MAX 3200
263
264/* How to calculate the PLL(from TRM V0.3 Part 1 Page 63):
265 * Formulas also embedded within the Fractional PLL Verilog model:
266 * If DSMPD = 1 (DSM is disabled, "integer mode")
267 * FOUTVCO = FREF / REFDIV * FBDIV
268 * FOUTPOSTDIV = FOUTVCO / POSTDIV1 / POSTDIV2
269 * Where:
270 * FOUTVCO = Fractional PLL non-divided output frequency
271 * FOUTPOSTDIV = Fractional PLL divided output frequency
272 * (output of second post divider)
273 * FREF = Fractional PLL input reference frequency, (the OSC_HZ 24MHz input)
274 * REFDIV = Fractional PLL input reference clock divider
275 * FBDIV = Integer value programmed into feedback divide
276 *
277 */
278static void rkclk_set_pll(u32 *pll_con, const struct pll_div *div)
279{
280 /* All 8 PLLs have same VCO and output frequency range restrictions. */
281 u32 vco_khz = OSC_HZ / 1000 * div->fbdiv / div->refdiv;
282 u32 output_khz = vco_khz / div->postdiv1 / div->postdiv2;
283
284 printk(BIOS_DEBUG, "PLL at %p: fbdiv=%d, refdiv=%d, postdiv1=%d, "
285 "postdiv2=%d, vco=%u khz, output=%u khz\n",
286 pll_con, div->fbdiv, div->refdiv, div->postdiv1,
287 div->postdiv2, vco_khz, output_khz);
288 assert(vco_khz >= VCO_MIN_KHZ && vco_khz <= VCO_MAX_KHZ &&
289 output_khz >= OUTPUT_MIN_KHZ && output_khz <= OUTPUT_MAX_KHZ &&
290 div->fbdiv >= PLL_DIV_MIN && div->fbdiv <= PLL_DIV_MAX);
291
292 /* When power on or changing PLL setting,
293 * we must force PLL into slow mode to ensure output stable clock.
294 */
295 write32(&pll_con[3], RK_CLRSETBITS(PLL_MODE_MASK << PLL_MODE_SHIFT,
296 PLL_MODE_SLOW << PLL_MODE_SHIFT));
297
298 /* use integer mode */
299 write32(&pll_con[3],
300 RK_CLRSETBITS(PLL_DSMPD_MASK << PLL_DSMPD_SHIFT,
301 PLL_INTEGER_MODE << PLL_DSMPD_SHIFT));
302
303 write32(&pll_con[0], RK_CLRSETBITS(PLL_FBDIV_MASK << PLL_FBDIV_SHIFT,
304 div->fbdiv << PLL_FBDIV_SHIFT));
305 write32(&pll_con[1],
306 RK_CLRSETBITS(PLL_POSTDIV2_MASK << PLL_POSTDIV2_SHIFT |
307 PLL_POSTDIV1_MASK << PLL_POSTDIV1_SHIFT |
308 PLL_REFDIV_MASK | PLL_REFDIV_SHIFT,
309 (div->postdiv2 << PLL_POSTDIV2_SHIFT) |
310 (div->postdiv1 << PLL_POSTDIV1_SHIFT) |
311 (div->refdiv << PLL_REFDIV_SHIFT)));
312
313 /* waiting for pll lock */
314 while (!(read32(&pll_con[2]) & (1 << PLL_LOCK_STATUS_SHIFT)))
315 udelay(1);
316
317 /* pll enter normal mode */
318 write32(&pll_con[3], RK_CLRSETBITS(PLL_MODE_MASK << PLL_MODE_SHIFT,
319 PLL_MODE_NORM << PLL_MODE_SHIFT));
320}
321
Shunqian Zhengc7f32a52016-05-04 15:54:37 +0800322static int pll_para_config(u32 freq_hz, struct pll_div *div)
323{
324 u32 ref_khz = OSC_HZ / KHz, refdiv, fbdiv = 0;
325 u32 postdiv1, postdiv2 = 1;
326 u32 fref_khz;
327 u32 diff_khz, best_diff_khz;
328 const u32 max_refdiv = 63, max_fbdiv = 3200, min_fbdiv = 16;
329 const u32 max_postdiv1 = 7, max_postdiv2 = 7;
330 u32 vco_khz;
331 u32 freq_khz = freq_hz / KHz;
332
333 if (!freq_hz) {
334 printk(BIOS_ERR, "%s: the frequency can't be 0 Hz\n", __func__);
335 return -1;
336 }
337
338 postdiv1 = div_round_up(VCO_MIN_KHZ, freq_khz);
339 if (postdiv1 > max_postdiv1) {
340 postdiv2 = div_round_up(postdiv1, max_postdiv1);
341 postdiv1 = div_round_up(postdiv1, postdiv2);
342 }
343
344 vco_khz = freq_khz * postdiv1 * postdiv2;
345
346 if (vco_khz < VCO_MIN_KHZ || vco_khz > VCO_MAX_KHZ ||
347 postdiv2 > max_postdiv2) {
348 printk(BIOS_ERR, "%s: Cannot find out a supported VCO"
349 " for Frequency (%uHz).\n", __func__, freq_hz);
350 return -1;
351 }
352
353 div->postdiv1 = postdiv1;
354 div->postdiv2 = postdiv2;
355
356 best_diff_khz = vco_khz;
357 for (refdiv = 1; refdiv < max_refdiv && best_diff_khz; refdiv++) {
358 fref_khz = ref_khz / refdiv;
359
360 fbdiv = vco_khz / fref_khz;
361 if ((fbdiv >= max_fbdiv) || (fbdiv <= min_fbdiv))
362 continue;
363 diff_khz = vco_khz - fbdiv * fref_khz;
364 if (fbdiv + 1 < max_fbdiv && diff_khz > fref_khz / 2) {
365 fbdiv++;
366 diff_khz = fref_khz - diff_khz;
367 }
368
369 if (diff_khz >= best_diff_khz)
370 continue;
371
372 best_diff_khz = diff_khz;
373 div->refdiv = refdiv;
374 div->fbdiv = fbdiv;
375 }
376
377 if (best_diff_khz > 4 * (MHz/KHz)) {
378 printk(BIOS_ERR, "%s: Failed to match output frequency %u, "
379 "difference is %u Hz,exceed 4MHZ\n", __func__, freq_hz,
380 best_diff_khz * KHz);
381 return -1;
382 }
383 return 0;
384}
385
Lin Huanga1f82a32016-03-09 18:08:20 +0800386void rkclk_init(void)
387{
388 u32 aclk_div;
389 u32 hclk_div;
390 u32 pclk_div;
391
392 /* some cru registers changed by bootrom, we'd better reset them to
393 * reset/default values described in TRM to avoid confusion in kernel.
394 * Please consider these threee lines as a fix of bootrom bug.
395 */
396 write32(&cru_ptr->clksel_con[12], 0xffff4101);
397 write32(&cru_ptr->clksel_con[19], 0xffff033f);
398 write32(&cru_ptr->clksel_con[56], 0x00030003);
399
400 /* configure pmu pll(ppll) */
401 rkclk_set_pll(&pmucru_ptr->ppll_con[0], &ppll_init_cfg);
402
403 /* configure pmu pclk */
404 pclk_div = PPLL_HZ / PMU_PCLK_HZ - 1;
Julius Wernerb37c8c02016-09-06 14:09:16 -0700405 assert((pclk_div + 1) * PMU_PCLK_HZ == PPLL_HZ && pclk_div <= 0x1f);
Lin Huanga1f82a32016-03-09 18:08:20 +0800406 write32(&pmucru_ptr->pmucru_clksel[0],
407 RK_CLRSETBITS(PMU_PCLK_DIV_CON_MASK << PMU_PCLK_DIV_CON_SHIFT,
408 pclk_div << PMU_PCLK_DIV_CON_SHIFT));
409
410 /* configure gpll cpll */
411 rkclk_set_pll(&cru_ptr->gpll_con[0], &gpll_init_cfg);
412 rkclk_set_pll(&cru_ptr->cpll_con[0], &cpll_init_cfg);
413
414 /* configure perihp aclk, hclk, pclk */
415 aclk_div = GPLL_HZ / PERIHP_ACLK_HZ - 1;
Julius Wernerb37c8c02016-09-06 14:09:16 -0700416 assert((aclk_div + 1) * PERIHP_ACLK_HZ == GPLL_HZ && aclk_div <= 0x1f);
Lin Huanga1f82a32016-03-09 18:08:20 +0800417
418 hclk_div = PERIHP_ACLK_HZ / PERIHP_HCLK_HZ - 1;
419 assert((hclk_div + 1) * PERIHP_HCLK_HZ ==
Julius Wernerb37c8c02016-09-06 14:09:16 -0700420 PERIHP_ACLK_HZ && (hclk_div <= 0x3));
Lin Huanga1f82a32016-03-09 18:08:20 +0800421
422 pclk_div = PERIHP_ACLK_HZ / PERIHP_PCLK_HZ - 1;
423 assert((pclk_div + 1) * PERIHP_PCLK_HZ ==
Julius Wernerb37c8c02016-09-06 14:09:16 -0700424 PERIHP_ACLK_HZ && (pclk_div <= 0x7));
Lin Huanga1f82a32016-03-09 18:08:20 +0800425
426 write32(&cru_ptr->clksel_con[14],
427 RK_CLRSETBITS(PCLK_PERIHP_DIV_CON_MASK <<
428 PCLK_PERIHP_DIV_CON_SHIFT |
429 HCLK_PERIHP_DIV_CON_MASK <<
430 HCLK_PERIHP_DIV_CON_SHIFT |
431 ACLK_PERIHP_PLL_SEL_MASK <<
432 ACLK_PERIHP_PLL_SEL_SHIFT |
433 ACLK_PERIHP_DIV_CON_MASK <<
434 ACLK_PERIHP_DIV_CON_SHIFT,
435 pclk_div << PCLK_PERIHP_DIV_CON_SHIFT |
436 hclk_div << HCLK_PERIHP_DIV_CON_SHIFT |
437 ACLK_PERIHP_PLL_SEL_GPLL <<
438 ACLK_PERIHP_PLL_SEL_SHIFT |
439 aclk_div << ACLK_PERIHP_DIV_CON_SHIFT));
440
441 /* configure perilp0 aclk, hclk, pclk */
442 aclk_div = GPLL_HZ / PERILP0_ACLK_HZ - 1;
Julius Wernerb37c8c02016-09-06 14:09:16 -0700443 assert((aclk_div + 1) * PERILP0_ACLK_HZ == GPLL_HZ && aclk_div <= 0x1f);
Lin Huanga1f82a32016-03-09 18:08:20 +0800444
445 hclk_div = PERILP0_ACLK_HZ / PERILP0_HCLK_HZ - 1;
446 assert((hclk_div + 1) * PERILP0_HCLK_HZ ==
Julius Wernerb37c8c02016-09-06 14:09:16 -0700447 PERILP0_ACLK_HZ && (hclk_div <= 0x3));
Lin Huanga1f82a32016-03-09 18:08:20 +0800448
449 pclk_div = PERILP0_ACLK_HZ / PERILP0_PCLK_HZ - 1;
450 assert((pclk_div + 1) * PERILP0_PCLK_HZ ==
Julius Wernerb37c8c02016-09-06 14:09:16 -0700451 PERILP0_ACLK_HZ && (pclk_div <= 0x7));
Lin Huanga1f82a32016-03-09 18:08:20 +0800452
453 write32(&cru_ptr->clksel_con[23],
454 RK_CLRSETBITS(PCLK_PERILP0_DIV_CON_MASK <<
455 PCLK_PERILP0_DIV_CON_SHIFT |
456 HCLK_PERILP0_DIV_CON_MASK <<
457 HCLK_PERILP0_DIV_CON_SHIFT |
458 ACLK_PERILP0_PLL_SEL_MASK <<
459 ACLK_PERILP0_PLL_SEL_SHIFT |
460 ACLK_PERILP0_DIV_CON_MASK <<
461 ACLK_PERILP0_DIV_CON_SHIFT,
462 pclk_div << PCLK_PERILP0_DIV_CON_SHIFT |
463 hclk_div << HCLK_PERILP0_DIV_CON_SHIFT |
464 ACLK_PERILP0_PLL_SEL_GPLL <<
465 ACLK_PERILP0_PLL_SEL_SHIFT |
466 aclk_div << ACLK_PERILP0_DIV_CON_SHIFT));
467
468 /* perilp1 hclk select gpll as source */
469 hclk_div = GPLL_HZ / PERILP1_HCLK_HZ - 1;
470 assert((hclk_div + 1) * PERILP1_HCLK_HZ ==
Julius Wernerb37c8c02016-09-06 14:09:16 -0700471 GPLL_HZ && (hclk_div <= 0x1f));
Lin Huanga1f82a32016-03-09 18:08:20 +0800472
Julius Wernerf7d519c2016-09-02 23:48:10 -0700473 pclk_div = PERILP1_HCLK_HZ / PERILP1_PCLK_HZ - 1;
474 assert((pclk_div + 1) * PERILP1_PCLK_HZ ==
Julius Wernerb37c8c02016-09-06 14:09:16 -0700475 PERILP1_HCLK_HZ && (pclk_div <= 0x7));
Lin Huanga1f82a32016-03-09 18:08:20 +0800476
477 write32(&cru_ptr->clksel_con[25],
478 RK_CLRSETBITS(PCLK_PERILP1_DIV_CON_MASK <<
479 PCLK_PERILP1_DIV_CON_SHIFT |
480 HCLK_PERILP1_DIV_CON_MASK <<
481 HCLK_PERILP1_DIV_CON_SHIFT |
482 HCLK_PERILP1_PLL_SEL_MASK <<
483 HCLK_PERILP1_PLL_SEL_SHIFT,
484 pclk_div << PCLK_PERILP1_DIV_CON_SHIFT |
485 hclk_div << HCLK_PERILP1_DIV_CON_SHIFT |
486 HCLK_PERILP1_PLL_SEL_GPLL <<
487 HCLK_PERILP1_PLL_SEL_SHIFT));
488}
489
Julius Werner7f965892016-08-29 15:07:58 -0700490void rkclk_configure_cpu(enum apll_frequencies freq, enum cpu_cluster cluster)
Lin Huanga1f82a32016-03-09 18:08:20 +0800491{
Julius Werner7f965892016-08-29 15:07:58 -0700492 u32 aclkm_div, atclk_div, pclk_dbg_div, apll_hz;
493 int con_base, parent;
494 u32 *pll_con;
Lin Huange3d78b82016-06-28 11:10:54 +0800495
Julius Werner7f965892016-08-29 15:07:58 -0700496 switch (cluster) {
497 case CPU_CLUSTER_LITTLE:
498 con_base = 0;
499 parent = CLK_CORE_PLL_SEL_ALPLL;
500 pll_con = &cru_ptr->apll_l_con[0];
501 break;
502 case CPU_CLUSTER_BIG:
503 default:
504 con_base = 2;
505 parent = CLK_CORE_PLL_SEL_ABPLL;
506 pll_con = &cru_ptr->apll_b_con[0];
507 break;
508 }
Lin Huanga1f82a32016-03-09 18:08:20 +0800509
Julius Werner7f965892016-08-29 15:07:58 -0700510 apll_hz = apll_cfgs[freq]->freq;
511 rkclk_set_pll(pll_con, apll_cfgs[freq]);
Lin Huanga1f82a32016-03-09 18:08:20 +0800512
Julius Werner7f965892016-08-29 15:07:58 -0700513 aclkm_div = div_round_up(apll_hz, ACLKM_CORE_HZ) - 1;
514 pclk_dbg_div = div_round_up(apll_hz, PCLK_DBG_HZ) - 1;
515 atclk_div = div_round_up(apll_hz, ATCLK_CORE_HZ) - 1;
Lin Huanga1f82a32016-03-09 18:08:20 +0800516
Lin Huangbdd06de2016-06-28 15:21:20 +0800517 write32(&cru_ptr->clksel_con[con_base],
518 RK_CLRSETBITS(ACLKM_CORE_DIV_CON_MASK <<
519 ACLKM_CORE_DIV_CON_SHIFT |
520 CLK_CORE_PLL_SEL_MASK << CLK_CORE_PLL_SEL_SHIFT |
521 CLK_CORE_DIV_MASK << CLK_CORE_DIV_SHIFT,
522 aclkm_div << ACLKM_CORE_DIV_CON_SHIFT |
523 parent << CLK_CORE_PLL_SEL_SHIFT |
524 0 << CLK_CORE_DIV_SHIFT));
Lin Huanga1f82a32016-03-09 18:08:20 +0800525
Lin Huangbdd06de2016-06-28 15:21:20 +0800526 write32(&cru_ptr->clksel_con[con_base + 1],
527 RK_CLRSETBITS(PCLK_DBG_DIV_MASK << PCLK_DBG_DIV_SHIFT |
528 ATCLK_CORE_DIV_MASK << ATCLK_CORE_DIV_SHIFT,
529 pclk_dbg_div << PCLK_DBG_DIV_SHIFT |
530 atclk_div << ATCLK_CORE_DIV_SHIFT));
Lin Huanga1f82a32016-03-09 18:08:20 +0800531}
Lin Huangf5702e72016-03-19 22:45:19 +0800532
Shunqian Zhengce60d5a2016-04-21 23:53:08 +0800533void rkclk_configure_ddr(unsigned int hz)
534{
535 struct pll_div dpll_cfg;
536
537 /* IC ECO bug, need to set this register */
538 write32(&rk3399_pmusgrf->ddr_rgn_con[16], 0xc000c000);
539
540 /* clk_ddrc == DPLL = 24MHz / refdiv * fbdiv / postdiv1 / postdiv2 */
541 switch (hz) {
542 case 200*MHz:
543 dpll_cfg = (struct pll_div)
544 {.refdiv = 1, .fbdiv = 50, .postdiv1 = 6, .postdiv2 = 1};
545 break;
546 case 300*MHz:
547 dpll_cfg = (struct pll_div)
548 {.refdiv = 2, .fbdiv = 100, .postdiv1 = 4, .postdiv2 = 1};
549 break;
550 case 666*MHz:
551 dpll_cfg = (struct pll_div)
552 {.refdiv = 2, .fbdiv = 111, .postdiv1 = 2, .postdiv2 = 1};
553 break;
554 case 800*MHz:
555 dpll_cfg = (struct pll_div)
556 {.refdiv = 1, .fbdiv = 100, .postdiv1 = 3, .postdiv2 = 1};
557 break;
Lin Huangba2b63a2016-07-25 10:06:09 +0800558 case 933*MHz:
Shunqian Zheng0d9839b2016-05-11 15:18:17 +0800559 dpll_cfg = (struct pll_div)
Lin Huangba2b63a2016-07-25 10:06:09 +0800560 {.refdiv = 3, .fbdiv = 350, .postdiv1 = 3, .postdiv2 = 1};
Shunqian Zheng0d9839b2016-05-11 15:18:17 +0800561 break;
Shunqian Zhengce60d5a2016-04-21 23:53:08 +0800562 default:
563 die("Unsupported SDRAM frequency, add to clock.c!");
564 }
565 rkclk_set_pll(&cru_ptr->dpll_con[0], &dpll_cfg);
566}
567
Shunqian Zheng347c83c2016-04-13 22:34:39 +0800568#define SPI_CLK_REG_VALUE(bus, clk_div) \
569 RK_CLRSETBITS(CLK_SPI_PLL_SEL_MASK << \
570 CLK_SPI ##bus## _PLL_SEL_SHIFT | \
571 CLK_SPI_PLL_DIV_CON_MASK << \
572 CLK_SPI ##bus## _PLL_DIV_CON_SHIFT, \
573 CLK_SPI_PLL_SEL_GPLL << \
574 CLK_SPI ##bus## _PLL_SEL_SHIFT | \
575 (clk_div - 1) << \
576 CLK_SPI ##bus## _PLL_DIV_CON_SHIFT)
577
huang linc14b54d2016-03-02 18:38:40 +0800578void rkclk_configure_spi(unsigned int bus, unsigned int hz)
579{
Shunqian Zheng347c83c2016-04-13 22:34:39 +0800580 int src_clk_div;
581 int pll;
582
583 /* spi3 src clock from ppll, while spi0,1,2,4,5 src clock from gpll */
584 pll = (bus == 3) ? PPLL_HZ : GPLL_HZ;
585 src_clk_div = pll / hz;
Julius Wernerb37c8c02016-09-06 14:09:16 -0700586 assert((src_clk_div - 1 <= 127) && (src_clk_div * hz == pll));
Shunqian Zheng347c83c2016-04-13 22:34:39 +0800587
588 switch (bus) {
589 case 0:
590 write32(&cru_ptr->clksel_con[59],
591 SPI_CLK_REG_VALUE(0, src_clk_div));
592 break;
593 case 1:
594 write32(&cru_ptr->clksel_con[59],
595 SPI_CLK_REG_VALUE(1, src_clk_div));
596 break;
597 case 2:
598 write32(&cru_ptr->clksel_con[60],
599 SPI_CLK_REG_VALUE(2, src_clk_div));
600 break;
601 case 3:
602 write32(&pmucru_ptr->pmucru_clksel[1],
603 RK_CLRSETBITS(SPI3_PLL_SEL_MASK << SPI3_PLL_SEL_SHIFT |
604 SPI3_DIV_CON_MASK << SPI3_DIV_CON_SHIFT,
605 SPI3_PLL_SEL_PPLL << SPI3_PLL_SEL_SHIFT |
606 (src_clk_div - 1) << SPI3_DIV_CON_SHIFT));
607 break;
608 case 4:
609 write32(&cru_ptr->clksel_con[60],
610 SPI_CLK_REG_VALUE(4, src_clk_div));
611 break;
612 case 5:
613 write32(&cru_ptr->clksel_con[58],
614 SPI_CLK_REG_VALUE(5, src_clk_div));
615 break;
616 default:
617 printk(BIOS_ERR, "do not support this spi bus\n");
618 }
huang linc14b54d2016-03-02 18:38:40 +0800619}
huang lin4f173742016-03-02 18:46:24 +0800620
621#define I2C_CLK_REG_VALUE(bus, clk_div) \
622 RK_CLRSETBITS(I2C_DIV_CON_MASK << \
623 CLK_I2C ##bus## _DIV_CON_SHIFT | \
624 CLK_I2C_PLL_SEL_MASK << \
625 CLK_I2C ##bus## _PLL_SEL_SHIFT, \
626 (clk_div - 1) << \
627 CLK_I2C ##bus## _DIV_CON_SHIFT | \
628 CLK_I2C_PLL_SEL_GPLL << \
629 CLK_I2C ##bus## _PLL_SEL_SHIFT)
630#define PMU_I2C_CLK_REG_VALUE(bus, clk_div) \
631 RK_CLRSETBITS(I2C_DIV_CON_MASK << I2C ##bus## _DIV_CON_SHIFT, \
632 (clk_div - 1) << I2C ##bus## _DIV_CON_SHIFT)
633
634static void rkclk_configure_i2c(unsigned int bus, unsigned int hz)
635{
636 int src_clk_div;
637 int pll;
638
639 /* i2c0,4,8 src clock from ppll, i2c1,2,3,5,6,7 src clock from gpll*/
640 pll = (bus == 0 || bus == 4 || bus == 8) ? PPLL_HZ : GPLL_HZ;
641 src_clk_div = pll / hz;
Julius Wernerb37c8c02016-09-06 14:09:16 -0700642 assert((src_clk_div - 1 <= 127) && (src_clk_div * hz == pll));
huang lin4f173742016-03-02 18:46:24 +0800643
644 switch (bus) {
645 case 0:
646 write32(&pmucru_ptr->pmucru_clksel[2],
647 PMU_I2C_CLK_REG_VALUE(0, src_clk_div));
648 break;
649 case 1:
650 write32(&cru_ptr->clksel_con[61],
651 I2C_CLK_REG_VALUE(1, src_clk_div));
652 break;
653 case 2:
654 write32(&cru_ptr->clksel_con[62],
655 I2C_CLK_REG_VALUE(2, src_clk_div));
656 break;
657 case 3:
658 write32(&cru_ptr->clksel_con[63],
659 I2C_CLK_REG_VALUE(3, src_clk_div));
660 break;
661 case 4:
662 write32(&pmucru_ptr->pmucru_clksel[3],
663 PMU_I2C_CLK_REG_VALUE(4, src_clk_div));
664 break;
665 case 5:
666 write32(&cru_ptr->clksel_con[61],
667 I2C_CLK_REG_VALUE(5, src_clk_div));
668 break;
669 case 6:
670 write32(&cru_ptr->clksel_con[62],
671 I2C_CLK_REG_VALUE(6, src_clk_div));
672 break;
673 case 7:
674 write32(&cru_ptr->clksel_con[63],
675 I2C_CLK_REG_VALUE(7, src_clk_div));
676 break;
677 case 8:
678 write32(&pmucru_ptr->pmucru_clksel[2],
679 PMU_I2C_CLK_REG_VALUE(8, src_clk_div));
680 break;
681 default:
682 printk(BIOS_ERR, "do not support this i2c bus\n");
683 }
684}
685
686uint32_t rkclk_i2c_clock_for_bus(unsigned bus)
687{
688 uint32_t freq = 198 * 1000 * 1000;
689
690 rkclk_configure_i2c(bus, freq);
691
692 return freq;
693}
Lin Huangbf48fbb2016-03-23 19:24:53 +0800694
Xing Zheng96fbc312016-05-19 11:39:20 +0800695static u32 clk_gcd(u32 a, u32 b)
696{
697 while (b != 0) {
698 int r = b;
699 b = a % b;
700 a = r;
701 }
702 return a;
703}
704
705void rkclk_configure_i2s(unsigned int hz)
706{
707 int n, d;
708 int v;
709
710 /**
711 * clk_i2s0_sel: divider ouput from fraction
712 * clk_i2s0_pll_sel source clock: cpll
713 * clk_i2s0_div_con: 1 (div+1)
714 */
715 write32(&cru_ptr->clksel_con[28],
716 RK_CLRSETBITS(3 << 8 | 1 << 7 | 0x7f << 0,
717 1 << 8 | 0 << 7 | 0 << 0));
718
719 /* make sure and enable i2s0 path gates */
720 write32(&cru_ptr->clkgate_con[8],
721 RK_CLRBITS(1 << 12 | 1 << 5 | 1 << 4 | 1 << 3));
722
723 /* set frac divider */
724 v = clk_gcd(CPLL_HZ, hz);
725 n = (CPLL_HZ / v) & (0xffff);
726 d = (hz / v) & (0xffff);
727 assert(hz == CPLL_HZ / n * d);
728 write32(&cru_ptr->clksel_con[96], d << 16 | n);
729
730 /**
731 * clk_i2sout_sel clk_i2s
732 * clk_i2s_ch_sel: clk_i2s0
733 */
734 write32(&cru_ptr->clksel_con[31],
735 RK_CLRSETBITS(1 << 2 | 3 << 0,
736 0 << 2 | 0 << 0));
737}
738
Lin Huangbf48fbb2016-03-23 19:24:53 +0800739void rkclk_configure_saradc(unsigned int hz)
740{
741 int src_clk_div;
742
743 /* saradc src clk from 24MHz */
744 src_clk_div = 24 * MHz / hz;
Julius Wernerb37c8c02016-09-06 14:09:16 -0700745 assert((src_clk_div - 1 <= 255) && (src_clk_div * hz == 24 * MHz));
Lin Huangbf48fbb2016-03-23 19:24:53 +0800746
747 write32(&cru_ptr->clksel_con[26],
748 RK_CLRSETBITS(CLK_SARADC_DIV_CON_MASK <<
749 CLK_SARADC_DIV_CON_SHIFT,
750 (src_clk_div - 1) << CLK_SARADC_DIV_CON_SHIFT));
751}
Shunqian Zhengc7f32a52016-05-04 15:54:37 +0800752
753void rkclk_configure_vop_aclk(u32 vop_id, u32 aclk_hz)
754{
755 u32 div;
756 void *reg_addr = vop_id ? &cru_ptr->clksel_con[48] :
757 &cru_ptr->clksel_con[47];
758
759 /* vop aclk source clk: cpll */
760 div = CPLL_HZ / aclk_hz;
Julius Wernerb37c8c02016-09-06 14:09:16 -0700761 assert((div - 1 <= 31) && (div * aclk_hz == CPLL_HZ));
Shunqian Zhengc7f32a52016-05-04 15:54:37 +0800762
763 write32(reg_addr, RK_CLRSETBITS(
764 ACLK_VOP_PLL_SEL_MASK << ACLK_VOP_PLL_SEL_SHIFT |
765 ACLK_VOP_DIV_CON_MASK << ACLK_VOP_DIV_CON_SHIFT,
766 ACLK_VOP_PLL_SEL_CPLL << ACLK_VOP_PLL_SEL_SHIFT |
767 (div - 1) << ACLK_VOP_DIV_CON_SHIFT));
768}
769
770int rkclk_configure_vop_dclk(u32 vop_id, u32 dclk_hz)
771{
772 struct pll_div vpll_config = {0};
773 void *reg_addr = vop_id ? &cru_ptr->clksel_con[50] :
774 &cru_ptr->clksel_con[49];
775
776 /* vop dclk source from vpll, and equals to vpll(means div == 1) */
777 if (pll_para_config(dclk_hz, &vpll_config))
778 return -1;
779
780 rkclk_set_pll(&cru_ptr->vpll_con[0], &vpll_config);
781
782 write32(reg_addr, RK_CLRSETBITS(
783 DCLK_VOP_DCLK_SEL_MASK << DCLK_VOP_DCLK_SEL_SHIFT |
784 DCLK_VOP_PLL_SEL_MASK << DCLK_VOP_PLL_SEL_SHIFT |
785 DCLK_VOP_DIV_CON_MASK << DCLK_VOP_DIV_CON_SHIFT,
786 DCLK_VOP_DCLK_SEL_DIVOUT << DCLK_VOP_DCLK_SEL_SHIFT |
787 DCLK_VOP_PLL_SEL_VPLL << DCLK_VOP_PLL_SEL_SHIFT |
788 (1 - 1) << DCLK_VOP_DIV_CON_SHIFT));
789
790 return 0;
791}
Shunqian Zhengf4181ce2016-05-06 16:50:48 +0800792
793void rkclk_configure_tsadc(unsigned int hz)
794{
795 int src_clk_div;
796
797 /* use 24M as src clock */
798 src_clk_div = OSC_HZ / hz;
Julius Wernerb37c8c02016-09-06 14:09:16 -0700799 assert((src_clk_div - 1 <= 1023) && (src_clk_div * hz == OSC_HZ));
Shunqian Zhengf4181ce2016-05-06 16:50:48 +0800800
801 write32(&cru_ptr->clksel_con[27], RK_CLRSETBITS(
802 CLK_TSADC_DIV_CON_MASK << CLK_TSADC_DIV_CON_SHIFT |
803 CLK_TSADC_SEL_MASK << CLK_TSADC_SEL_SHIFT,
804 src_clk_div << CLK_TSADC_DIV_CON_SHIFT |
805 CLK_TSADC_SEL_X24M << CLK_TSADC_SEL_SHIFT));
806}
Lin Huang2f7ed8d2016-04-08 18:56:20 +0800807
808void rkclk_configure_emmc(void)
809{
810 int src_clk_div;
811 int aclk_emmc = 198*MHz;
812 int clk_emmc = 198*MHz;
813
814 /* Select aclk_emmc source from GPLL */
815 src_clk_div = GPLL_HZ / aclk_emmc;
Julius Wernerb37c8c02016-09-06 14:09:16 -0700816 assert((src_clk_div - 1 <= 31) && (src_clk_div * aclk_emmc == GPLL_HZ));
Lin Huang2f7ed8d2016-04-08 18:56:20 +0800817
818 write32(&cru_ptr->clksel_con[21],
819 RK_CLRSETBITS(ACLK_EMMC_PLL_SEL_MASK <<
820 ACLK_EMMC_PLL_SEL_SHIFT |
821 ACLK_EMMC_DIV_CON_MASK << ACLK_EMMC_DIV_CON_SHIFT,
822 ACLK_EMMC_PLL_SEL_GPLL <<
823 ACLK_EMMC_PLL_SEL_SHIFT |
824 (src_clk_div - 1) << ACLK_EMMC_DIV_CON_SHIFT));
825
826 /* Select clk_emmc source from GPLL too */
827 src_clk_div = GPLL_HZ / clk_emmc;
Julius Wernerb37c8c02016-09-06 14:09:16 -0700828 assert((src_clk_div - 1 <= 127) && (src_clk_div * clk_emmc == GPLL_HZ));
Lin Huang2f7ed8d2016-04-08 18:56:20 +0800829
830 write32(&cru_ptr->clksel_con[22],
831 RK_CLRSETBITS(CLK_EMMC_PLL_MASK << CLK_EMMC_PLL_SHIFT |
832 CLK_EMMC_DIV_CON_MASK << CLK_EMMC_DIV_CON_SHIFT,
833 CLK_EMMC_PLL_SEL_GPLL << CLK_EMMC_PLL_SHIFT |
834 (src_clk_div - 1) << CLK_EMMC_DIV_CON_SHIFT));
835}
Julius Wernerb6bf1dd2016-08-24 19:38:05 -0700836
837int rkclk_was_watchdog_reset(void)
838{
839 /* Bits 5 and 4 are "second" and "first" global watchdog reset. */
840 return read32(&cru_ptr->glb_rst_st) & 0x30;
841}