blob: 56b894c852cca81ccc76ce2df0b1251f52315f52 [file] [log] [blame]
Kyösti Mälkkie8b4da22014-10-21 18:22:32 +03001/*
2 * This file is part of the coreboot project.
3 *
4 * Copyright (C) 2010 Advanced Micro Devices, Inc.
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License as published by
8 * the Free Software Foundation; version 2 of the License.
9 *
10 * This program is distributed in the hope that it will be useful,
11 * but WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
Kyösti Mälkkie8b4da22014-10-21 18:22:32 +030014 */
15
16#ifndef _HUDSON_EARLY_SETUP_C_
17#define _HUDSON_EARLY_SETUP_C_
18
Marc Jonesf962aa52017-03-22 18:47:49 +080019#include <assert.h>
Kyösti Mälkkie8b4da22014-10-21 18:22:32 +030020#include <stdint.h>
21#include <arch/io.h>
Kyösti Mälkki13f66502019-03-03 08:01:05 +020022#include <device/mmio.h>
Kyösti Mälkkif1b58b72019-03-01 13:43:02 +020023#include <device/pci_ops.h>
Kyösti Mälkkie8b4da22014-10-21 18:22:32 +030024#include <console/console.h>
Elyes HAOUASeb789f02018-10-27 16:40:25 +020025
Kyösti Mälkkie8b4da22014-10-21 18:22:32 +030026#include "hudson.h"
Dave Frodinf364fc72015-03-13 08:22:17 -060027#include "pci_devs.h"
Piotr Króldcd2f172016-05-27 12:04:13 +020028#include <Fch/Fch.h>
Kyösti Mälkkie8b4da22014-10-21 18:22:32 +030029
Julius Wernercd49cce2019-03-05 16:53:33 -080030#if CONFIG(HUDSON_UART)
Zheng Bao22861382015-11-21 12:19:22 +080031
32#include <cpu/x86/msr.h>
33#include <delay.h>
Zheng Bao22861382015-11-21 12:19:22 +080034
35void configure_hudson_uart(void)
36{
Zheng Bao22861382015-11-21 12:19:22 +080037 u8 byte;
38
Richard Spiegelbd48b232018-11-02 08:25:00 -070039 byte = read8((void *)(ACPI_MMIO_BASE + AOAC_BASE + FCH_AOAC_REG56 +
Marshall Dawson500d81a2018-12-05 17:30:44 -070040 CONFIG_UART_FOR_CONSOLE * sizeof(u16)));
Zheng Bao22861382015-11-21 12:19:22 +080041 byte |= 1 << 3;
Richard Spiegelbd48b232018-11-02 08:25:00 -070042 write8((void *)(ACPI_MMIO_BASE + AOAC_BASE + FCH_AOAC_REG56 +
Marshall Dawson500d81a2018-12-05 17:30:44 -070043 CONFIG_UART_FOR_CONSOLE * sizeof(u16)), byte);
Richard Spiegelbd48b232018-11-02 08:25:00 -070044 byte = read8((void *)(ACPI_MMIO_BASE + AOAC_BASE + FCH_AOAC_REG62));
Zheng Bao22861382015-11-21 12:19:22 +080045 byte |= 1 << 3;
Richard Spiegelbd48b232018-11-02 08:25:00 -070046 write8((void *)(ACPI_MMIO_BASE + AOAC_BASE + FCH_AOAC_REG62), byte);
Zheng Bao22861382015-11-21 12:19:22 +080047 write8((void *)FCH_IOMUXx89_UART0_RTS_L_EGPIO137, 0);
48 write8((void *)FCH_IOMUXx8A_UART0_TXD_EGPIO138, 0);
49 write8((void *)FCH_IOMUXx8E_UART1_RTS_L_EGPIO142, 0);
50 write8((void *)FCH_IOMUXx8F_UART1_TXD_EGPIO143, 0);
51
52 udelay(2000);
Richard Spiegelbd48b232018-11-02 08:25:00 -070053 write8((void *)(0xFEDC6000 + 0x2000 * CONFIG_UART_FOR_CONSOLE + 0x88),
54 0x01); /* reset UART */
Zheng Bao22861382015-11-21 12:19:22 +080055}
56
57#endif
58
Kyösti Mälkkie8b4da22014-10-21 18:22:32 +030059void hudson_pci_port80(void)
60{
61 u8 byte;
Antonello Dettori1ac97282016-09-03 10:45:33 +020062 pci_devfn_t dev;
Kyösti Mälkkie8b4da22014-10-21 18:22:32 +030063
64 /* P2P Bridge */
65 dev = PCI_DEV(0, 0x14, 4);
66
67 /* Chip Control: Enable subtractive decoding */
68 byte = pci_read_config8(dev, 0x40);
69 byte |= 1 << 5;
70 pci_write_config8(dev, 0x40, byte);
71
72 /* Misc Control: Enable subtractive decoding if 0x40 bit 5 is set */
73 byte = pci_read_config8(dev, 0x4B);
74 byte |= 1 << 7;
75 pci_write_config8(dev, 0x4B, byte);
76
77 /* The same IO Base and IO Limit here is meaningful because we set the
78 * bridge to be subtractive. During early setup stage, we have to make
79 * sure that data can go through port 0x80.
80 */
81 /* IO Base: 0xf000 */
82 byte = pci_read_config8(dev, 0x1C);
83 byte |= 0xF << 4;
84 pci_write_config8(dev, 0x1C, byte);
85
86 /* IO Limit: 0xf000 */
87 byte = pci_read_config8(dev, 0x1D);
88 byte |= 0xF << 4;
89 pci_write_config8(dev, 0x1D, byte);
90
91 /* PCI Command: Enable IO response */
92 byte = pci_read_config8(dev, 0x04);
93 byte |= 1 << 0;
94 pci_write_config8(dev, 0x04, byte);
95
96 /* LPC controller */
97 dev = PCI_DEV(0, 0x14, 3);
98
99 byte = pci_read_config8(dev, 0x4A);
100 byte &= ~(1 << 5); /* disable lpc port 80 */
101 pci_write_config8(dev, 0x4A, byte);
102}
103
104void hudson_lpc_port80(void)
105{
106 u8 byte;
Antonello Dettori1ac97282016-09-03 10:45:33 +0200107 pci_devfn_t dev;
Kyösti Mälkkie8b4da22014-10-21 18:22:32 +0300108
109 /* Enable LPC controller */
110 outb(0xEC, 0xCD6);
111 byte = inb(0xCD7);
112 byte |= 1;
113 outb(0xEC, 0xCD6);
114 outb(byte, 0xCD7);
115
116 /* Enable port 80 LPC decode in pci function 3 configuration space. */
117 dev = PCI_DEV(0, 0x14, 3);
118 byte = pci_read_config8(dev, 0x4a);
119 byte |= 1 << 5; /* enable port 80 */
120 pci_write_config8(dev, 0x4a, byte);
121}
122
Dave Frodinf364fc72015-03-13 08:22:17 -0600123void hudson_lpc_decode(void)
124{
Antonello Dettori1ac97282016-09-03 10:45:33 +0200125 pci_devfn_t dev;
Michał Żygowski8cee45c2019-11-23 18:03:46 +0100126 u32 tmp;
Dave Frodinf364fc72015-03-13 08:22:17 -0600127
Michał Żygowski8cee45c2019-11-23 18:03:46 +0100128 dev = PCI_DEV(0, 0x14, 3);
129 /* Serial port numeration on Hudson:
130 * PORT0 - 0x3f8
131 * PORT1 - 0x2f8
132 * PORT5 - 0x2e8
133 * PORT7 - 0x3e8
134 */
135 tmp = DECODE_ENABLE_SERIAL_PORT0 | DECODE_ENABLE_SERIAL_PORT1
136 | DECODE_ENABLE_SERIAL_PORT5 | DECODE_ENABLE_SERIAL_PORT7;
Dave Frodinf364fc72015-03-13 08:22:17 -0600137
138 pci_write_config32(dev, LPC_IO_PORT_DECODE_ENABLE, tmp);
139}
140
Marc Jonesf962aa52017-03-22 18:47:49 +0800141static void enable_wideio(uint8_t port, uint16_t size)
142{
143 uint32_t wideio_enable[] = {
144 LPC_WIDEIO0_ENABLE,
145 LPC_WIDEIO1_ENABLE,
146 LPC_WIDEIO2_ENABLE
147 };
148 uint32_t alt_wideio_enable[] = {
149 LPC_ALT_WIDEIO0_ENABLE,
150 LPC_ALT_WIDEIO1_ENABLE,
151 LPC_ALT_WIDEIO2_ENABLE
152 };
153 pci_devfn_t dev = PCI_DEV(0, PCU_DEV, LPC_FUNC);
154 uint32_t tmp;
155
156 /* Only allow port 0-2 */
157 assert(port <= ARRAY_SIZE(wideio_enable));
158
159 if (size == 16) {
160 tmp = pci_read_config32(dev, LPC_ALT_WIDEIO_RANGE_ENABLE);
161 tmp |= alt_wideio_enable[port];
162 pci_write_config32(dev, LPC_ALT_WIDEIO_RANGE_ENABLE, tmp);
Elyes HAOUASb0f19882018-06-09 11:59:00 +0200163 } else { /* 512 */
Marc Jonesf962aa52017-03-22 18:47:49 +0800164 tmp = pci_read_config32(dev, LPC_ALT_WIDEIO_RANGE_ENABLE);
165 tmp &= ~alt_wideio_enable[port];
166 pci_write_config32(dev, LPC_ALT_WIDEIO_RANGE_ENABLE, tmp);
167 }
168
169 /* Enable the range */
170 tmp = pci_read_config32(dev, LPC_IO_OR_MEM_DECODE_ENABLE);
171 tmp |= wideio_enable[port];
172 pci_write_config32(dev, LPC_IO_OR_MEM_DECODE_ENABLE, tmp);
173}
174
175/*
176 * lpc_wideio_window() may be called any point in romstage, but take
177 * care that AGESA doesn't overwrite the range this function used.
178 * The function checks if there is an empty range and if all ranges are
179 * used the function throws an assert. The function doesn't check for a
180 * duplicate range, for ranges that can be merged into a single
181 * range, or ranges that overlap.
182 *
183 * The developer is expected to ensure that there are no conflicts.
184 */
185static void lpc_wideio_window(uint16_t base, uint16_t size)
186{
187 pci_devfn_t dev = PCI_DEV(0, PCU_DEV, LPC_FUNC);
188 u32 tmp;
189
190 /* Support 512 or 16 bytes per range */
191 assert(size == 512 || size == 16);
192
193 /* Find and open Base Register and program it */
194 tmp = pci_read_config32(dev, LPC_WIDEIO_GENERIC_PORT);
195
196 if ((tmp & 0xFFFF) == 0) { /* WIDEIO0 */
197 tmp |= base;
198 pci_write_config32(dev, LPC_WIDEIO_GENERIC_PORT, tmp);
199 enable_wideio(0, size);
200 } else if ((tmp & 0xFFFF0000) == 0) { /* WIDEIO1 */
201 tmp |= (base << 16);
202 pci_write_config32(dev, LPC_WIDEIO_GENERIC_PORT, tmp);
203 enable_wideio(1, size);
204 } else { /* Check WIDEIO2 register */
205 tmp = pci_read_config32(dev, LPC_WIDEIO2_GENERIC_PORT);
206 if ((tmp & 0xFFFF) == 0) { /* WIDEIO2 */
207 tmp |= base;
208 pci_write_config32(dev, LPC_WIDEIO2_GENERIC_PORT, tmp);
209 enable_wideio(2, size);
210 } else { /* All WIDEIO locations used*/
211 assert(0);
212 }
213 }
214}
215
216void lpc_wideio_512_window(uint16_t base)
217{
218 assert(IS_ALIGNED(base, 512));
219 lpc_wideio_window(base, 512);
220}
221
222void lpc_wideio_16_window(uint16_t base)
223{
224 assert(IS_ALIGNED(base, 16));
225 lpc_wideio_window(base, 16);
226}
227
Piotr Króldcd2f172016-05-27 12:04:13 +0200228void hudson_clk_output_48Mhz(void)
229{
Marshall Dawson0bf3f552017-07-13 12:06:25 -0600230 u32 ctrl;
Piotr Króldcd2f172016-05-27 12:04:13 +0200231
232 /*
233 * Enable the X14M_25M_48M_OSC pin and leaving it at it's default so
234 * 48Mhz will be on ball AP13 (FT3b package)
235 */
Marshall Dawson0bf3f552017-07-13 12:06:25 -0600236 ctrl = read32((void *)(ACPI_MMIO_BASE + MISC_BASE + FCH_MISC_REG40));
Piotr Króldcd2f172016-05-27 12:04:13 +0200237
238 /* clear the OSCOUT1_ClkOutputEnb to enable the 48 Mhz clock */
Marshall Dawson0bf3f552017-07-13 12:06:25 -0600239 ctrl &= (u32)~(1<<2);
240 write32((void *)(ACPI_MMIO_BASE + MISC_BASE + FCH_MISC_REG40), ctrl);
Piotr Króldcd2f172016-05-27 12:04:13 +0200241}
242
Marshall Dawson91dea4a2017-02-10 16:03:54 -0700243static uintptr_t hudson_spibase(void)
244{
245 /* Make sure the base address is predictable */
Elyes HAOUASd9ef5462018-05-19 17:08:23 +0200246 pci_devfn_t dev = PCI_DEV(0, 0x14, 3);
Marshall Dawson91dea4a2017-02-10 16:03:54 -0700247
248 u32 base = pci_read_config32(dev, SPIROM_BASE_ADDRESS_REGISTER)
249 & 0xfffffff0;
250 if (!base){
251 base = SPI_BASE_ADDRESS;
252 pci_write_config32(dev, SPIROM_BASE_ADDRESS_REGISTER, base
253 | SPI_ROM_ENABLE);
254 /* PCI_COMMAND_MEMORY is read-only and enabled. */
255 }
256 return (uintptr_t)base;
257}
258
259void hudson_set_spi100(u16 norm, u16 fast, u16 alt, u16 tpm)
260{
261 uintptr_t base = hudson_spibase();
Richard Spiegelbd48b232018-11-02 08:25:00 -0700262 write16((void *)(base + SPI100_SPEED_CONFIG),
Marshall Dawson91dea4a2017-02-10 16:03:54 -0700263 (norm << SPI_NORM_SPEED_NEW_SH) |
264 (fast << SPI_FAST_SPEED_NEW_SH) |
265 (alt << SPI_ALT_SPEED_NEW_SH) |
266 (tpm << SPI_TPM_SPEED_NEW_SH));
Richard Spiegelbd48b232018-11-02 08:25:00 -0700267 write16((void *)(base + SPI100_ENABLE), SPI_USE_SPI100);
Marshall Dawson91dea4a2017-02-10 16:03:54 -0700268}
269
270void hudson_disable_4dw_burst(void)
271{
272 uintptr_t base = hudson_spibase();
Richard Spiegelbd48b232018-11-02 08:25:00 -0700273 write16((void *)(base + SPI100_HOST_PREF_CONFIG),
274 read16((void *)(base + SPI100_HOST_PREF_CONFIG))
Marshall Dawson91dea4a2017-02-10 16:03:54 -0700275 & ~SPI_RD4DW_EN_HOST);
276}
277
278/* Hudson 1-3 only. For Hudson 1, call with fast=1 */
279void hudson_set_readspeed(u16 norm, u16 fast)
280{
281 uintptr_t base = hudson_spibase();
Richard Spiegelbd48b232018-11-02 08:25:00 -0700282 write16((void *)(base + SPI_CNTRL1),
283 (read16((void *)(base + SPI_CNTRL1))
284 & ~SPI_CNTRL1_SPEED_MASK)
285 | (norm << SPI_NORM_SPEED_SH)
286 | (fast << SPI_FAST_SPEED_SH));
Marshall Dawson91dea4a2017-02-10 16:03:54 -0700287}
288
289void hudson_read_mode(u32 mode)
290{
291 uintptr_t base = hudson_spibase();
Richard Spiegelbd48b232018-11-02 08:25:00 -0700292 write32((void *)(base + SPI_CNTRL0),
293 (read32((void *)(base + SPI_CNTRL0))
Marshall Dawson91dea4a2017-02-10 16:03:54 -0700294 & ~SPI_READ_MODE_MASK) | mode);
295}
296
Marc Jones6fcaaef2017-04-20 16:48:42 -0600297void hudson_tpm_decode_spi(void)
298{
Elyes HAOUASd9ef5462018-05-19 17:08:23 +0200299 pci_devfn_t dev = PCI_DEV(0, 0x14, 3); /* LPC device */
Marc Jones6fcaaef2017-04-20 16:48:42 -0600300
301 u32 spibase = pci_read_config32(dev, SPIROM_BASE_ADDRESS_REGISTER);
302 pci_write_config32(dev, SPIROM_BASE_ADDRESS_REGISTER, spibase
303 | ROUTE_TPM_2_SPI);
304}
305
Kyösti Mälkkie8b4da22014-10-21 18:22:32 +0300306#endif