blob: 217e29224cad0ae4c7687627a215e9aa8125c181 [file] [log] [blame]
Zheng Bao584ab842010-03-16 01:53:10 +00001/*
2 * This file is part of the coreboot project.
3 *
4 * Copyright (C) 2010 Advanced Micro Devices, Inc.
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License as published by
8 * the Free Software Foundation; version 2 of the License.
9 *
10 * This program is distributed in the hope that it will be useful,
11 * but WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
Zheng Bao584ab842010-03-16 01:53:10 +000014 */
15
Zheng Bao584ab842010-03-16 01:53:10 +000016//#define SYSTEM_TYPE 0 /* SERVER */
17#define SYSTEM_TYPE 1 /* DESKTOP */
18//#define SYSTEM_TYPE 2 /* MOBILE */
19
Zheng Bao584ab842010-03-16 01:53:10 +000020#include <stdint.h>
21#include <string.h>
22#include <device/pci_def.h>
Zheng Bao584ab842010-03-16 01:53:10 +000023#include <arch/io.h>
Elyes HAOUASd2b9ec12018-10-27 09:41:02 +020024#include <arch/cpu.h>
Zheng Bao584ab842010-03-16 01:53:10 +000025#include <cpu/x86/lapic.h>
Patrick Georgi12584e22010-05-08 09:14:51 +000026#include <console/console.h>
Timothy Pearson91e9f672015-03-19 16:44:46 -050027#include <timestamp.h>
Zheng Bao584ab842010-03-16 01:53:10 +000028#include <cpu/amd/model_10xxx_rev.h>
Aaron Durbindc9f5cd2015-09-08 13:34:43 -050029#include <commonlib/loglevel.h>
Edward O'Callaghan77757c22015-01-04 21:33:39 +110030#include <cpu/x86/bist.h>
Edward O'Callaghanf2920022014-04-27 00:41:50 +100031#include <superio/ite/common/ite.h>
32#include <superio/ite/it8718f/it8718f.h>
Elyes HAOUAS400ce552018-10-12 10:54:30 +020033#include <cpu/amd/msr.h>
Stefan Reinauer8f2c6162010-04-06 21:50:21 +000034#include <cpu/amd/mtrr.h>
Damien Zammit75a3d1f2016-11-28 00:29:10 +110035#include <cpu/amd/car.h>
Nico Huber718c6fa2018-10-11 22:54:25 +020036#include <southbridge/amd/common/reset.h>
Edward O'Callaghan77757c22015-01-04 21:33:39 +110037#include <southbridge/amd/sb700/sb700.h>
38#include <southbridge/amd/sb700/smbus.h>
Damien Zammit75a3d1f2016-11-28 00:29:10 +110039#include <northbridge/amd/amdfam10/raminit.h>
40#include <northbridge/amd/amdht/ht_wrapper.h>
41#include <cpu/amd/family_10h-family_15h/init_cpus.h>
42#include <arch/early_variables.h>
43#include <cbmem.h>
Arthur Heymans6d1fdb32017-06-21 14:44:13 +020044#include <southbridge/amd/rs780/rs780.h>
Patrick Georgi9bd9a902010-11-20 10:31:00 +000045#include <spd.h>
Zheng Bao584ab842010-03-16 01:53:10 +000046
Edward O'Callaghanf2920022014-04-27 00:41:50 +100047#define SERIAL_DEV PNP_DEV(0x2e, IT8718F_SP1)
48
Damien Zammit75a3d1f2016-11-28 00:29:10 +110049#include "cpu/amd/quadcore/quadcore.c"
Zheng Bao584ab842010-03-16 01:53:10 +000050
Damien Zammit75a3d1f2016-11-28 00:29:10 +110051void activate_spd_rom(const struct mem_controller *ctrl);
Elyes HAOUASdd35e2c2018-09-20 17:33:50 +020052int spd_read_byte(unsigned int device, unsigned int address);
Damien Zammit75a3d1f2016-11-28 00:29:10 +110053extern struct sys_info sysinfo_car;
54
55void activate_spd_rom(const struct mem_controller *ctrl) { }
56
57int spd_read_byte(u32 device, u32 address)
Zheng Bao584ab842010-03-16 01:53:10 +000058{
efdesign9800c8c4a2011-07-20 12:37:58 -060059 return do_smbus_read_byte(SMBUS_IO_BASE, device, address);
Zheng Bao584ab842010-03-16 01:53:10 +000060}
61
Zheng Bao584ab842010-03-16 01:53:10 +000062
Patrick Georgice6fb1e2010-03-17 22:44:39 +000063void cache_as_ram_main(unsigned long bist, unsigned long cpu_init_detectedx)
Zheng Bao584ab842010-03-16 01:53:10 +000064{
Patrick Georgibbc880e2012-11-20 18:20:56 +010065 struct sys_info *sysinfo = &sysinfo_car;
Zheng Bao584ab842010-03-16 01:53:10 +000066 static const u8 spd_addr[] = {RC00, DIMM0, DIMM2, 0, 0, DIMM1, DIMM3, 0, 0, };
Uwe Hermann7b997052010-11-21 22:47:22 +000067 u32 bsp_apicid = 0, val;
Zheng Bao584ab842010-03-16 01:53:10 +000068 msr_t msr;
69
Timothy Pearson91e9f672015-03-19 16:44:46 -050070 timestamp_init(timestamp_get());
71 timestamp_add_now(TS_START_ROMSTAGE);
72
Patrick Georgi2bd91002010-03-18 16:46:50 +000073 if (!cpu_init_detectedx && boot_cpu()) {
Patrick Georgice6fb1e2010-03-17 22:44:39 +000074 /* Nothing special needs to be done to find bus 0 */
75 /* Allow the HT devices to be found */
76 /* mov bsp to bus 0xff when > 8 nodes */
77 set_bsp_node_CHtExtNodeCfgEn();
78 enumerate_ht_chain();
Zheng Baoc3422232011-03-28 03:33:10 +000079 sb7xx_51xx_pci_port80();
Patrick Georgice6fb1e2010-03-17 22:44:39 +000080 }
81
Zheng Bao584ab842010-03-16 01:53:10 +000082 post_code(0x30);
83
84 if (bist == 0) {
85 bsp_apicid = init_cpus(cpu_init_detectedx, sysinfo); /* mmconf is inited in init_cpus */
86 /* All cores run this but the BSP(node0,core0) is the only core that returns. */
87 }
88
89 post_code(0x32);
90
91 enable_rs780_dev8();
Zheng Baoc3422232011-03-28 03:33:10 +000092 sb7xx_51xx_lpc_init();
Zheng Bao584ab842010-03-16 01:53:10 +000093
Edward O'Callaghanf2920022014-04-27 00:41:50 +100094 ite_enable_serial(SERIAL_DEV, CONFIG_TTYS0_BASE);
Uwe Hermannb015d022010-09-24 18:18:20 +000095
Zheng Bao584ab842010-03-16 01:53:10 +000096 console_init();
Zheng Bao584ab842010-03-16 01:53:10 +000097
Zheng Bao584ab842010-03-16 01:53:10 +000098 /* Halt if there was a built in self test failure */
99 report_bist_failure(bist);
100
101 // Load MPB
102 val = cpuid_eax(1);
Elyes HAOUASaedcc102014-07-21 08:07:19 +0200103 printk(BIOS_DEBUG, "BSP Family_Model: %08x\n", val);
Myles Watson08e0fb82010-03-22 16:33:25 +0000104 printk(BIOS_DEBUG, "*sysinfo range: [%p,%p]\n",sysinfo,sysinfo+1);
Elyes HAOUASaedcc102014-07-21 08:07:19 +0200105 printk(BIOS_DEBUG, "bsp_apicid = %02x\n", bsp_apicid);
106 printk(BIOS_DEBUG, "cpu_init_detectedx = %08lx\n", cpu_init_detectedx);
Zheng Bao584ab842010-03-16 01:53:10 +0000107
108 /* Setup sysinfo defaults */
109 set_sysinfo_in_ram(0);
110
111 update_microcode(val);
Kyösti Mälkkif0a13ce2013-12-08 07:20:48 +0200112
Zheng Bao584ab842010-03-16 01:53:10 +0000113 post_code(0x33);
114
Timothy Pearson730a0432015-10-16 13:51:51 -0500115 cpuSetAMDMSR(0);
Zheng Bao584ab842010-03-16 01:53:10 +0000116 post_code(0x34);
117
118 amd_ht_init(sysinfo);
119 post_code(0x35);
120
121 /* Setup nodes PCI space and start core 0 AP init. */
122 finalize_node_setup(sysinfo);
123
124 /* Setup any mainboard PCI settings etc. */
125 setup_mb_resource_map();
126 post_code(0x36);
127
128 /* wait for all the APs core0 started by finalize_node_setup. */
129 /* FIXME: A bunch of cores are going to start output to serial at once.
130 It would be nice to fixup prink spinlocks for ROM XIP mode.
131 I think it could be done by putting the spinlock flag in the cache
132 of the BSP located right after sysinfo.
133 */
134 wait_all_core0_started();
135
Martin Rothf95911a2017-06-24 21:45:13 -0600136 #if IS_ENABLED(CONFIG_LOGICAL_CPUS)
Zheng Bao584ab842010-03-16 01:53:10 +0000137 /* Core0 on each node is configured. Now setup any additional cores. */
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000138 printk(BIOS_DEBUG, "start_other_cores()\n");
Timothy Pearson0122afb2015-07-30 14:07:15 -0500139 start_other_cores(bsp_apicid);
Zheng Bao584ab842010-03-16 01:53:10 +0000140 post_code(0x37);
141 wait_all_other_cores_started(bsp_apicid);
142 #endif
143
144 post_code(0x38);
145
146 /* run _early_setup before soft-reset. */
147 rs780_early_setup();
Zheng Baoc3422232011-03-28 03:33:10 +0000148 sb7xx_51xx_early_setup();
Zheng Bao584ab842010-03-16 01:53:10 +0000149
Martin Rothf95911a2017-06-24 21:45:13 -0600150 #if IS_ENABLED(CONFIG_SET_FIDVID)
Elyes HAOUAS400ce552018-10-12 10:54:30 +0200151 msr = rdmsr(MSR_COFVID_STS);
Elyes HAOUASaedcc102014-07-21 08:07:19 +0200152 printk(BIOS_DEBUG, "\nBegin FIDVID MSR 0xc0010071 0x%08x 0x%08x\n", msr.hi, msr.lo);
Zheng Bao584ab842010-03-16 01:53:10 +0000153
154 /* FIXME: The sb fid change may survive the warm reset and only
155 need to be done once.*/
156 enable_fid_change_on_sb(sysinfo->sbbusn, sysinfo->sbdn);
157
158 post_code(0x39);
159
160 if (!warm_reset_detect(0)) { // BSP is node 0
161 init_fidvid_bsp(bsp_apicid, sysinfo->nodes);
162 } else {
163 init_fidvid_stage2(bsp_apicid, 0); // BSP is node 0
164 }
165
166 post_code(0x3A);
167
168 /* show final fid and vid */
Elyes HAOUAS400ce552018-10-12 10:54:30 +0200169 msr = rdmsr(MSR_COFVID_STS);
Elyes HAOUASaedcc102014-07-21 08:07:19 +0200170 printk(BIOS_DEBUG, "End FIDVIDMSR 0xc0010071 0x%08x 0x%08x\n", msr.hi, msr.lo);
Zheng Bao584ab842010-03-16 01:53:10 +0000171 #endif
172
173 rs780_htinit();
174
175 /* Reset for HT, FIDVID, PLL and errata changes to take affect. */
176 if (!warm_reset_detect(0)) {
Stefan Reinauer069f4762015-01-05 13:02:32 -0800177 printk(BIOS_INFO, "...WARM RESET...\n\n\n");
Zheng Bao584ab842010-03-16 01:53:10 +0000178 soft_reset();
Jonathan Neuschäferec48c742017-09-29 02:45:31 +0200179 die("After soft_reset - shouldn't see this message!!!\n");
Zheng Bao584ab842010-03-16 01:53:10 +0000180 }
181
182 post_code(0x3B);
183
184 /* It's the time to set ctrl in sysinfo now; */
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000185 printk(BIOS_DEBUG, "fill_mem_ctrl()\n");
Zheng Bao584ab842010-03-16 01:53:10 +0000186 fill_mem_ctrl(sysinfo->nodes, sysinfo->ctrl, spd_addr);
Zheng Bao584ab842010-03-16 01:53:10 +0000187
Zheng Bao584ab842010-03-16 01:53:10 +0000188 post_code(0x40);
189
Zheng Bao584ab842010-03-16 01:53:10 +0000190 raminit_amdmct(sysinfo);
Timothy Pearson91e9f672015-03-19 16:44:46 -0500191
Timothy Pearson86f4ca52015-03-13 13:27:58 -0500192 cbmem_initialize_empty();
Zheng Bao584ab842010-03-16 01:53:10 +0000193 post_code(0x41);
194
Timothy Pearson22564082015-03-27 22:49:18 -0500195 amdmct_cbmem_store_info(sysinfo);
196
Zheng Baoc3422232011-03-28 03:33:10 +0000197 sb7xx_51xx_before_pci_init();
Zheng Bao584ab842010-03-16 01:53:10 +0000198
199 post_code(0x42);
Zheng Bao584ab842010-03-16 01:53:10 +0000200}
Scott Duplichan314dd0b2011-03-08 23:01:46 +0000201
202/**
203 * BOOL AMD_CB_ManualBUIDSwapList(u8 Node, u8 Link, u8 **List)
204 * Description:
205 * This routine is called every time a non-coherent chain is processed.
206 * BUID assignment may be controlled explicitly on a non-coherent chain. Provide a
207 * swap list. The first part of the list controls the BUID assignment and the
208 * second part of the list provides the device to device linking. Device orientation
209 * can be detected automatically, or explicitly. See documentation for more details.
210 *
211 * Automatic non-coherent init assigns BUIDs starting at 1 and incrementing sequentially
212 * based on each device's unit count.
213 *
214 * Parameters:
Martin Rothc3fde7e2014-12-29 22:13:37 -0700215 * @param[in] node = The node on which this chain is located
216 * @param[in] link = The link on the host for this chain
217 * @param[out] List = supply a pointer to a list
Scott Duplichan314dd0b2011-03-08 23:01:46 +0000218 */
219BOOL AMD_CB_ManualBUIDSwapList (u8 node, u8 link, const u8 **List)
220{
221 static const u8 swaplist[] = {0, 1, 0xFF, 0, 0xFF};
222 /* If the BUID was adjusted in early_ht we need to do the manual override */
223 if ((node == 0) && (link == 0)) { /* BSP SB link */
224 *List = swaplist;
225 return 1;
226 }
227
228 return 0;
229}