blob: 0e2db0402f826cee71671e41b215d7e2272257a2 [file] [log] [blame]
Zheng Bao584ab842010-03-16 01:53:10 +00001/*
2 * This file is part of the coreboot project.
3 *
4 * Copyright (C) 2010 Advanced Micro Devices, Inc.
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License as published by
8 * the Free Software Foundation; version 2 of the License.
9 *
10 * This program is distributed in the hope that it will be useful,
11 * but WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
Zheng Bao584ab842010-03-16 01:53:10 +000014 */
15
Zheng Bao584ab842010-03-16 01:53:10 +000016//#define SYSTEM_TYPE 0 /* SERVER */
17#define SYSTEM_TYPE 1 /* DESKTOP */
18//#define SYSTEM_TYPE 2 /* MOBILE */
19
Zheng Bao584ab842010-03-16 01:53:10 +000020//used by incoherent_ht
21#define FAM10_SCAN_PCI_BUS 0
22#define FAM10_ALLOCATE_IO_RANGE 0
23
Zheng Bao584ab842010-03-16 01:53:10 +000024#include <stdint.h>
25#include <string.h>
26#include <device/pci_def.h>
27#include <device/pci_ids.h>
28#include <arch/io.h>
29#include <device/pnp_def.h>
Zheng Bao584ab842010-03-16 01:53:10 +000030#include <cpu/x86/lapic.h>
Patrick Georgi12584e22010-05-08 09:14:51 +000031#include <console/console.h>
Timothy Pearson91e9f672015-03-19 16:44:46 -050032#include <timestamp.h>
Zheng Bao584ab842010-03-16 01:53:10 +000033#include <cpu/amd/model_10xxx_rev.h>
Patrick Georgid0835952010-10-05 09:07:10 +000034#include <lib.h>
Edward O'Callaghan77757c22015-01-04 21:33:39 +110035#include <cpu/x86/lapic.h>
Aaron Durbindc9f5cd2015-09-08 13:34:43 -050036#include <commonlib/loglevel.h>
Edward O'Callaghan77757c22015-01-04 21:33:39 +110037#include <cpu/x86/bist.h>
Edward O'Callaghanf2920022014-04-27 00:41:50 +100038#include <superio/ite/common/ite.h>
39#include <superio/ite/it8718f/it8718f.h>
Stefan Reinauer8f2c6162010-04-06 21:50:21 +000040#include <cpu/amd/mtrr.h>
Damien Zammit75a3d1f2016-11-28 00:29:10 +110041#include <cpu/amd/car.h>
Edward O'Callaghan77757c22015-01-04 21:33:39 +110042#include <southbridge/amd/sb700/sb700.h>
43#include <southbridge/amd/sb700/smbus.h>
Damien Zammit75a3d1f2016-11-28 00:29:10 +110044#include <northbridge/amd/amdfam10/raminit.h>
45#include <northbridge/amd/amdht/ht_wrapper.h>
46#include <cpu/amd/family_10h-family_15h/init_cpus.h>
47#include <arch/early_variables.h>
48#include <cbmem.h>
Arthur Heymans6d1fdb32017-06-21 14:44:13 +020049#include <southbridge/amd/rs780/rs780.h>
Patrick Georgi9bd9a902010-11-20 10:31:00 +000050#include <spd.h>
Zheng Bao584ab842010-03-16 01:53:10 +000051
Edward O'Callaghanf2920022014-04-27 00:41:50 +100052#define SERIAL_DEV PNP_DEV(0x2e, IT8718F_SP1)
53
Damien Zammit75a3d1f2016-11-28 00:29:10 +110054#include "resourcemap.c"
55#include "cpu/amd/quadcore/quadcore.c"
Zheng Bao584ab842010-03-16 01:53:10 +000056
Damien Zammit75a3d1f2016-11-28 00:29:10 +110057void activate_spd_rom(const struct mem_controller *ctrl);
Elyes HAOUASdd35e2c2018-09-20 17:33:50 +020058int spd_read_byte(unsigned int device, unsigned int address);
Damien Zammit75a3d1f2016-11-28 00:29:10 +110059extern struct sys_info sysinfo_car;
60
61void activate_spd_rom(const struct mem_controller *ctrl) { }
62
63int spd_read_byte(u32 device, u32 address)
Zheng Bao584ab842010-03-16 01:53:10 +000064{
efdesign9800c8c4a2011-07-20 12:37:58 -060065 return do_smbus_read_byte(SMBUS_IO_BASE, device, address);
Zheng Bao584ab842010-03-16 01:53:10 +000066}
67
Zheng Bao584ab842010-03-16 01:53:10 +000068
Patrick Georgice6fb1e2010-03-17 22:44:39 +000069void cache_as_ram_main(unsigned long bist, unsigned long cpu_init_detectedx)
Zheng Bao584ab842010-03-16 01:53:10 +000070{
Patrick Georgibbc880e2012-11-20 18:20:56 +010071 struct sys_info *sysinfo = &sysinfo_car;
Zheng Bao584ab842010-03-16 01:53:10 +000072 static const u8 spd_addr[] = {RC00, DIMM0, DIMM2, 0, 0, DIMM1, DIMM3, 0, 0, };
Uwe Hermann7b997052010-11-21 22:47:22 +000073 u32 bsp_apicid = 0, val;
Zheng Bao584ab842010-03-16 01:53:10 +000074 msr_t msr;
75
Timothy Pearson91e9f672015-03-19 16:44:46 -050076 timestamp_init(timestamp_get());
77 timestamp_add_now(TS_START_ROMSTAGE);
78
Patrick Georgi2bd91002010-03-18 16:46:50 +000079 if (!cpu_init_detectedx && boot_cpu()) {
Patrick Georgice6fb1e2010-03-17 22:44:39 +000080 /* Nothing special needs to be done to find bus 0 */
81 /* Allow the HT devices to be found */
82 /* mov bsp to bus 0xff when > 8 nodes */
83 set_bsp_node_CHtExtNodeCfgEn();
84 enumerate_ht_chain();
Zheng Baoc3422232011-03-28 03:33:10 +000085 sb7xx_51xx_pci_port80();
Patrick Georgice6fb1e2010-03-17 22:44:39 +000086 }
87
Zheng Bao584ab842010-03-16 01:53:10 +000088 post_code(0x30);
89
90 if (bist == 0) {
91 bsp_apicid = init_cpus(cpu_init_detectedx, sysinfo); /* mmconf is inited in init_cpus */
92 /* All cores run this but the BSP(node0,core0) is the only core that returns. */
93 }
94
95 post_code(0x32);
96
97 enable_rs780_dev8();
Zheng Baoc3422232011-03-28 03:33:10 +000098 sb7xx_51xx_lpc_init();
Zheng Bao584ab842010-03-16 01:53:10 +000099
Edward O'Callaghanf2920022014-04-27 00:41:50 +1000100 ite_enable_serial(SERIAL_DEV, CONFIG_TTYS0_BASE);
Uwe Hermannb015d022010-09-24 18:18:20 +0000101
Zheng Bao584ab842010-03-16 01:53:10 +0000102 console_init();
Zheng Bao584ab842010-03-16 01:53:10 +0000103
104// dump_mem(CONFIG_DCACHE_RAM_BASE+CONFIG_DCACHE_RAM_SIZE-0x200, CONFIG_DCACHE_RAM_BASE+CONFIG_DCACHE_RAM_SIZE);
105
106 /* Halt if there was a built in self test failure */
107 report_bist_failure(bist);
108
109 // Load MPB
110 val = cpuid_eax(1);
Elyes HAOUASaedcc102014-07-21 08:07:19 +0200111 printk(BIOS_DEBUG, "BSP Family_Model: %08x\n", val);
Myles Watson08e0fb82010-03-22 16:33:25 +0000112 printk(BIOS_DEBUG, "*sysinfo range: [%p,%p]\n",sysinfo,sysinfo+1);
Elyes HAOUASaedcc102014-07-21 08:07:19 +0200113 printk(BIOS_DEBUG, "bsp_apicid = %02x\n", bsp_apicid);
114 printk(BIOS_DEBUG, "cpu_init_detectedx = %08lx\n", cpu_init_detectedx);
Zheng Bao584ab842010-03-16 01:53:10 +0000115
116 /* Setup sysinfo defaults */
117 set_sysinfo_in_ram(0);
118
119 update_microcode(val);
Kyösti Mälkkif0a13ce2013-12-08 07:20:48 +0200120
Zheng Bao584ab842010-03-16 01:53:10 +0000121 post_code(0x33);
122
Timothy Pearson730a0432015-10-16 13:51:51 -0500123 cpuSetAMDMSR(0);
Zheng Bao584ab842010-03-16 01:53:10 +0000124 post_code(0x34);
125
126 amd_ht_init(sysinfo);
127 post_code(0x35);
128
129 /* Setup nodes PCI space and start core 0 AP init. */
130 finalize_node_setup(sysinfo);
131
132 /* Setup any mainboard PCI settings etc. */
133 setup_mb_resource_map();
134 post_code(0x36);
135
136 /* wait for all the APs core0 started by finalize_node_setup. */
137 /* FIXME: A bunch of cores are going to start output to serial at once.
138 It would be nice to fixup prink spinlocks for ROM XIP mode.
139 I think it could be done by putting the spinlock flag in the cache
140 of the BSP located right after sysinfo.
141 */
142 wait_all_core0_started();
143
Martin Rothf95911a2017-06-24 21:45:13 -0600144 #if IS_ENABLED(CONFIG_LOGICAL_CPUS)
Zheng Bao584ab842010-03-16 01:53:10 +0000145 /* Core0 on each node is configured. Now setup any additional cores. */
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000146 printk(BIOS_DEBUG, "start_other_cores()\n");
Timothy Pearson0122afb2015-07-30 14:07:15 -0500147 start_other_cores(bsp_apicid);
Zheng Bao584ab842010-03-16 01:53:10 +0000148 post_code(0x37);
149 wait_all_other_cores_started(bsp_apicid);
150 #endif
151
152 post_code(0x38);
153
154 /* run _early_setup before soft-reset. */
155 rs780_early_setup();
Zheng Baoc3422232011-03-28 03:33:10 +0000156 sb7xx_51xx_early_setup();
Zheng Bao584ab842010-03-16 01:53:10 +0000157
Martin Rothf95911a2017-06-24 21:45:13 -0600158 #if IS_ENABLED(CONFIG_SET_FIDVID)
Zheng Bao584ab842010-03-16 01:53:10 +0000159 msr = rdmsr(0xc0010071);
Elyes HAOUASaedcc102014-07-21 08:07:19 +0200160 printk(BIOS_DEBUG, "\nBegin FIDVID MSR 0xc0010071 0x%08x 0x%08x\n", msr.hi, msr.lo);
Zheng Bao584ab842010-03-16 01:53:10 +0000161
162 /* FIXME: The sb fid change may survive the warm reset and only
163 need to be done once.*/
164 enable_fid_change_on_sb(sysinfo->sbbusn, sysinfo->sbdn);
165
166 post_code(0x39);
167
168 if (!warm_reset_detect(0)) { // BSP is node 0
169 init_fidvid_bsp(bsp_apicid, sysinfo->nodes);
170 } else {
171 init_fidvid_stage2(bsp_apicid, 0); // BSP is node 0
172 }
173
174 post_code(0x3A);
175
176 /* show final fid and vid */
Elyes HAOUAS6350a2e2016-09-16 20:49:38 +0200177 msr = rdmsr(0xc0010071);
Elyes HAOUASaedcc102014-07-21 08:07:19 +0200178 printk(BIOS_DEBUG, "End FIDVIDMSR 0xc0010071 0x%08x 0x%08x\n", msr.hi, msr.lo);
Zheng Bao584ab842010-03-16 01:53:10 +0000179 #endif
180
181 rs780_htinit();
182
183 /* Reset for HT, FIDVID, PLL and errata changes to take affect. */
184 if (!warm_reset_detect(0)) {
Stefan Reinauer069f4762015-01-05 13:02:32 -0800185 printk(BIOS_INFO, "...WARM RESET...\n\n\n");
Zheng Bao584ab842010-03-16 01:53:10 +0000186 soft_reset();
Jonathan Neuschäferec48c742017-09-29 02:45:31 +0200187 die("After soft_reset - shouldn't see this message!!!\n");
Zheng Bao584ab842010-03-16 01:53:10 +0000188 }
189
190 post_code(0x3B);
191
192 /* It's the time to set ctrl in sysinfo now; */
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000193 printk(BIOS_DEBUG, "fill_mem_ctrl()\n");
Zheng Bao584ab842010-03-16 01:53:10 +0000194 fill_mem_ctrl(sysinfo->nodes, sysinfo->ctrl, spd_addr);
Zheng Bao584ab842010-03-16 01:53:10 +0000195
Zheng Bao584ab842010-03-16 01:53:10 +0000196 post_code(0x40);
197
198// die("Die Before MCT init.");
199
Timothy Pearson91e9f672015-03-19 16:44:46 -0500200 timestamp_add_now(TS_BEFORE_INITRAM);
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000201 printk(BIOS_DEBUG, "raminit_amdmct()\n");
Zheng Bao584ab842010-03-16 01:53:10 +0000202 raminit_amdmct(sysinfo);
Timothy Pearson91e9f672015-03-19 16:44:46 -0500203 timestamp_add_now(TS_AFTER_INITRAM);
204
Timothy Pearson86f4ca52015-03-13 13:27:58 -0500205 cbmem_initialize_empty();
Zheng Bao584ab842010-03-16 01:53:10 +0000206 post_code(0x41);
207
Timothy Pearson22564082015-03-27 22:49:18 -0500208 amdmct_cbmem_store_info(sysinfo);
209
Zheng Bao584ab842010-03-16 01:53:10 +0000210/*
211 dump_pci_device_range(PCI_DEV(0, 0x18, 0), 0, 0x200);
212 dump_pci_device_range(PCI_DEV(0, 0x18, 1), 0, 0x200);
213 dump_pci_device_range(PCI_DEV(0, 0x18, 2), 0, 0x200);
214 dump_pci_device_range(PCI_DEV(0, 0x18, 3), 0, 0x200);
215*/
216
Zheng Bao584ab842010-03-16 01:53:10 +0000217// die("After MCT init before CAR disabled.");
218
Zheng Baoc3422232011-03-28 03:33:10 +0000219 sb7xx_51xx_before_pci_init();
Zheng Bao584ab842010-03-16 01:53:10 +0000220
221 post_code(0x42);
Zheng Bao584ab842010-03-16 01:53:10 +0000222}
Scott Duplichan314dd0b2011-03-08 23:01:46 +0000223
224/**
225 * BOOL AMD_CB_ManualBUIDSwapList(u8 Node, u8 Link, u8 **List)
226 * Description:
227 * This routine is called every time a non-coherent chain is processed.
228 * BUID assignment may be controlled explicitly on a non-coherent chain. Provide a
229 * swap list. The first part of the list controls the BUID assignment and the
230 * second part of the list provides the device to device linking. Device orientation
231 * can be detected automatically, or explicitly. See documentation for more details.
232 *
233 * Automatic non-coherent init assigns BUIDs starting at 1 and incrementing sequentially
234 * based on each device's unit count.
235 *
236 * Parameters:
Martin Rothc3fde7e2014-12-29 22:13:37 -0700237 * @param[in] node = The node on which this chain is located
238 * @param[in] link = The link on the host for this chain
239 * @param[out] List = supply a pointer to a list
Scott Duplichan314dd0b2011-03-08 23:01:46 +0000240 */
241BOOL AMD_CB_ManualBUIDSwapList (u8 node, u8 link, const u8 **List)
242{
243 static const u8 swaplist[] = {0, 1, 0xFF, 0, 0xFF};
244 /* If the BUID was adjusted in early_ht we need to do the manual override */
245 if ((node == 0) && (link == 0)) { /* BSP SB link */
246 *List = swaplist;
247 return 1;
248 }
249
250 return 0;
251}