Stefan Reinauer | 278534d | 2008-10-29 04:51:07 +0000 | [diff] [blame] | 1 | /* |
| 2 | * This file is part of the coreboot project. |
| 3 | * |
Stefan Reinauer | bf264e9 | 2010-05-14 19:09:20 +0000 | [diff] [blame] | 4 | * Copyright (C) 2007-2010 coresystems GmbH |
Stefan Reinauer | 278534d | 2008-10-29 04:51:07 +0000 | [diff] [blame] | 5 | * |
| 6 | * This program is free software; you can redistribute it and/or modify |
| 7 | * it under the terms of the GNU General Public License as published by |
| 8 | * the Free Software Foundation; version 2 of the License. |
| 9 | * |
| 10 | * This program is distributed in the hope that it will be useful, |
| 11 | * but WITHOUT ANY WARRANTY; without even the implied warranty of |
| 12 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the |
| 13 | * GNU General Public License for more details. |
| 14 | * |
| 15 | * You should have received a copy of the GNU General Public License |
| 16 | * along with this program; if not, write to the Free Software |
Paul Menzel | a46a712 | 2013-02-23 18:37:27 +0100 | [diff] [blame] | 17 | * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA |
Stefan Reinauer | 278534d | 2008-10-29 04:51:07 +0000 | [diff] [blame] | 18 | */ |
| 19 | |
Patrick Georgi | d083595 | 2010-10-05 09:07:10 +0000 | [diff] [blame] | 20 | #include <stdint.h> |
| 21 | #include <stdlib.h> |
| 22 | #include <console/console.h> |
| 23 | #include <arch/io.h> |
Patrick Georgi | d083595 | 2010-10-05 09:07:10 +0000 | [diff] [blame] | 24 | #include <device/pci_def.h> |
Stefan Reinauer | 278534d | 2008-10-29 04:51:07 +0000 | [diff] [blame] | 25 | #include "i945.h" |
Stefan Reinauer | 278534d | 2008-10-29 04:51:07 +0000 | [diff] [blame] | 26 | |
Patrick Georgi | d083595 | 2010-10-05 09:07:10 +0000 | [diff] [blame] | 27 | int i945_silicon_revision(void) |
Stefan Reinauer | 278534d | 2008-10-29 04:51:07 +0000 | [diff] [blame] | 28 | { |
Stefan Reinauer | 779b3e3 | 2008-11-10 15:43:37 +0000 | [diff] [blame] | 29 | return pci_read_config8(PCI_DEV(0, 0x00, 0), PCI_CLASS_REVISION); |
Stefan Reinauer | 278534d | 2008-10-29 04:51:07 +0000 | [diff] [blame] | 30 | } |
| 31 | |
Stefan Reinauer | 71a3d96 | 2009-07-21 21:44:24 +0000 | [diff] [blame] | 32 | static void i945m_detect_chipset(void) |
Stefan Reinauer | 278534d | 2008-10-29 04:51:07 +0000 | [diff] [blame] | 33 | { |
| 34 | u8 reg8; |
| 35 | |
Stefan Reinauer | c02b4fc | 2010-03-22 11:42:32 +0000 | [diff] [blame] | 36 | printk(BIOS_INFO, "\n"); |
Stefan Reinauer | 278534d | 2008-10-29 04:51:07 +0000 | [diff] [blame] | 37 | reg8 = (pci_read_config8(PCI_DEV(0, 0x00, 0), 0xe7) & 0x70) >> 4; |
| 38 | switch (reg8) { |
| 39 | case 1: |
Stefan Reinauer | c02b4fc | 2010-03-22 11:42:32 +0000 | [diff] [blame] | 40 | printk(BIOS_INFO, "Mobile Intel(R) 82945GM/GME Express"); |
Stefan Reinauer | 278534d | 2008-10-29 04:51:07 +0000 | [diff] [blame] | 41 | break; |
| 42 | case 2: |
Stefan Reinauer | 7981b94 | 2011-04-01 22:33:25 +0200 | [diff] [blame] | 43 | printk(BIOS_INFO, "Mobile Intel(R) 82945GMS/GU/GSE Express"); |
Stefan Reinauer | 278534d | 2008-10-29 04:51:07 +0000 | [diff] [blame] | 44 | break; |
| 45 | case 3: |
Stefan Reinauer | c02b4fc | 2010-03-22 11:42:32 +0000 | [diff] [blame] | 46 | printk(BIOS_INFO, "Mobile Intel(R) 82945PM Express"); |
Stefan Reinauer | 278534d | 2008-10-29 04:51:07 +0000 | [diff] [blame] | 47 | break; |
| 48 | case 5: |
Stefan Reinauer | c02b4fc | 2010-03-22 11:42:32 +0000 | [diff] [blame] | 49 | printk(BIOS_INFO, "Intel(R) 82945GT Express"); |
Stefan Reinauer | 278534d | 2008-10-29 04:51:07 +0000 | [diff] [blame] | 50 | break; |
| 51 | case 6: |
Stefan Reinauer | c02b4fc | 2010-03-22 11:42:32 +0000 | [diff] [blame] | 52 | printk(BIOS_INFO, "Mobile Intel(R) 82943/82940GML Express"); |
Stefan Reinauer | 278534d | 2008-10-29 04:51:07 +0000 | [diff] [blame] | 53 | break; |
| 54 | default: |
Stefan Reinauer | c02b4fc | 2010-03-22 11:42:32 +0000 | [diff] [blame] | 55 | printk(BIOS_INFO, "Unknown (%02x)", reg8); /* Others reserved. */ |
Stefan Reinauer | 278534d | 2008-10-29 04:51:07 +0000 | [diff] [blame] | 56 | } |
Stefan Reinauer | c02b4fc | 2010-03-22 11:42:32 +0000 | [diff] [blame] | 57 | printk(BIOS_INFO, " Chipset\n"); |
Stefan Reinauer | 278534d | 2008-10-29 04:51:07 +0000 | [diff] [blame] | 58 | |
Stefan Reinauer | c02b4fc | 2010-03-22 11:42:32 +0000 | [diff] [blame] | 59 | printk(BIOS_DEBUG, "(G)MCH capable of up to FSB "); |
Stefan Reinauer | 278534d | 2008-10-29 04:51:07 +0000 | [diff] [blame] | 60 | reg8 = (pci_read_config8(PCI_DEV(0, 0x00, 0), 0xe3) & 0xe0) >> 5; |
| 61 | switch (reg8) { |
| 62 | case 2: |
Stefan Reinauer | c02b4fc | 2010-03-22 11:42:32 +0000 | [diff] [blame] | 63 | printk(BIOS_DEBUG, "800 MHz"); /* According to 965 spec */ |
Stefan Reinauer | 278534d | 2008-10-29 04:51:07 +0000 | [diff] [blame] | 64 | break; |
| 65 | case 3: |
Stefan Reinauer | c02b4fc | 2010-03-22 11:42:32 +0000 | [diff] [blame] | 66 | printk(BIOS_DEBUG, "667 MHz"); |
Stefan Reinauer | 278534d | 2008-10-29 04:51:07 +0000 | [diff] [blame] | 67 | break; |
| 68 | case 4: |
Stefan Reinauer | c02b4fc | 2010-03-22 11:42:32 +0000 | [diff] [blame] | 69 | printk(BIOS_DEBUG, "533 MHz"); |
Stefan Reinauer | 278534d | 2008-10-29 04:51:07 +0000 | [diff] [blame] | 70 | break; |
| 71 | default: |
Stefan Reinauer | c02b4fc | 2010-03-22 11:42:32 +0000 | [diff] [blame] | 72 | printk(BIOS_DEBUG, "N/A MHz (%02x)", reg8); |
Stefan Reinauer | 278534d | 2008-10-29 04:51:07 +0000 | [diff] [blame] | 73 | } |
Stefan Reinauer | c02b4fc | 2010-03-22 11:42:32 +0000 | [diff] [blame] | 74 | printk(BIOS_DEBUG, "\n"); |
Stefan Reinauer | 278534d | 2008-10-29 04:51:07 +0000 | [diff] [blame] | 75 | |
Stefan Reinauer | c02b4fc | 2010-03-22 11:42:32 +0000 | [diff] [blame] | 76 | printk(BIOS_DEBUG, "(G)MCH capable of "); |
Stefan Reinauer | 278534d | 2008-10-29 04:51:07 +0000 | [diff] [blame] | 77 | reg8 = (pci_read_config8(PCI_DEV(0, 0x00, 0), 0xe4) & 0x07); |
| 78 | switch (reg8) { |
| 79 | case 2: |
Stefan Reinauer | c02b4fc | 2010-03-22 11:42:32 +0000 | [diff] [blame] | 80 | printk(BIOS_DEBUG, "up to DDR2-667"); |
Stefan Reinauer | 278534d | 2008-10-29 04:51:07 +0000 | [diff] [blame] | 81 | break; |
| 82 | case 3: |
Stefan Reinauer | c02b4fc | 2010-03-22 11:42:32 +0000 | [diff] [blame] | 83 | printk(BIOS_DEBUG, "up to DDR2-533"); |
Stefan Reinauer | 278534d | 2008-10-29 04:51:07 +0000 | [diff] [blame] | 84 | break; |
| 85 | case 4: |
Stefan Reinauer | c02b4fc | 2010-03-22 11:42:32 +0000 | [diff] [blame] | 86 | printk(BIOS_DEBUG, "DDR2-400"); |
Stefan Reinauer | 278534d | 2008-10-29 04:51:07 +0000 | [diff] [blame] | 87 | break; |
| 88 | default: |
Stefan Reinauer | c02b4fc | 2010-03-22 11:42:32 +0000 | [diff] [blame] | 89 | printk(BIOS_INFO, "unknown max. RAM clock (%02x).", reg8); /* Others reserved. */ |
Stefan Reinauer | 278534d | 2008-10-29 04:51:07 +0000 | [diff] [blame] | 90 | } |
Stefan Reinauer | c02b4fc | 2010-03-22 11:42:32 +0000 | [diff] [blame] | 91 | printk(BIOS_DEBUG, "\n"); |
Kyösti Mälkki | eb5e28f | 2012-02-24 16:08:18 +0200 | [diff] [blame] | 92 | #if CONFIG_NORTHBRIDGE_INTEL_SUBTYPE_I945GC |
Stefan Reinauer | 7981b94 | 2011-04-01 22:33:25 +0200 | [diff] [blame] | 93 | printk(BIOS_ERR, "coreboot is compiled for the wrong chipset.\n"); |
| 94 | #endif |
Stefan Reinauer | 278534d | 2008-10-29 04:51:07 +0000 | [diff] [blame] | 95 | } |
| 96 | |
Stefan Reinauer | 71a3d96 | 2009-07-21 21:44:24 +0000 | [diff] [blame] | 97 | static void i945_detect_chipset(void) |
| 98 | { |
| 99 | u8 reg8; |
| 100 | |
Stefan Reinauer | c02b4fc | 2010-03-22 11:42:32 +0000 | [diff] [blame] | 101 | printk(BIOS_INFO, "\nIntel(R) "); |
Stefan Reinauer | 24b4df5 | 2010-01-17 13:47:35 +0000 | [diff] [blame] | 102 | |
| 103 | reg8 = ((pci_read_config8(PCI_DEV(0, 0x00, 0), 0xe7) >> 5) & 4) | ((pci_read_config8(PCI_DEV(0, 0x00, 0), 0xe4) >> 4) & 3); |
Stefan Reinauer | 71a3d96 | 2009-07-21 21:44:24 +0000 | [diff] [blame] | 104 | switch (reg8) { |
| 105 | case 0: |
| 106 | case 1: |
Stefan Reinauer | c02b4fc | 2010-03-22 11:42:32 +0000 | [diff] [blame] | 107 | printk(BIOS_INFO, "82945G"); |
Stefan Reinauer | 71a3d96 | 2009-07-21 21:44:24 +0000 | [diff] [blame] | 108 | break; |
| 109 | case 2: |
Stefan Reinauer | 24b4df5 | 2010-01-17 13:47:35 +0000 | [diff] [blame] | 110 | case 3: |
Stefan Reinauer | c02b4fc | 2010-03-22 11:42:32 +0000 | [diff] [blame] | 111 | printk(BIOS_INFO, "82945P"); |
Stefan Reinauer | 71a3d96 | 2009-07-21 21:44:24 +0000 | [diff] [blame] | 112 | break; |
Stefan Reinauer | 24b4df5 | 2010-01-17 13:47:35 +0000 | [diff] [blame] | 113 | case 4: |
Stefan Reinauer | c02b4fc | 2010-03-22 11:42:32 +0000 | [diff] [blame] | 114 | printk(BIOS_INFO, "82945GC"); |
Stefan Reinauer | 24b4df5 | 2010-01-17 13:47:35 +0000 | [diff] [blame] | 115 | break; |
| 116 | case 5: |
Stefan Reinauer | c02b4fc | 2010-03-22 11:42:32 +0000 | [diff] [blame] | 117 | printk(BIOS_INFO, "82945GZ"); |
Stefan Reinauer | 24b4df5 | 2010-01-17 13:47:35 +0000 | [diff] [blame] | 118 | break; |
| 119 | case 6: |
| 120 | case 7: |
Stefan Reinauer | c02b4fc | 2010-03-22 11:42:32 +0000 | [diff] [blame] | 121 | printk(BIOS_INFO, "82945PL"); |
Stefan Reinauer | 71a3d96 | 2009-07-21 21:44:24 +0000 | [diff] [blame] | 122 | break; |
| 123 | default: |
Stefan Reinauer | 24b4df5 | 2010-01-17 13:47:35 +0000 | [diff] [blame] | 124 | break; |
Stefan Reinauer | 71a3d96 | 2009-07-21 21:44:24 +0000 | [diff] [blame] | 125 | } |
Stefan Reinauer | c02b4fc | 2010-03-22 11:42:32 +0000 | [diff] [blame] | 126 | printk(BIOS_INFO, " Chipset\n"); |
Stefan Reinauer | 71a3d96 | 2009-07-21 21:44:24 +0000 | [diff] [blame] | 127 | |
Stefan Reinauer | c02b4fc | 2010-03-22 11:42:32 +0000 | [diff] [blame] | 128 | printk(BIOS_DEBUG, "(G)MCH capable of "); |
Stefan Reinauer | 71a3d96 | 2009-07-21 21:44:24 +0000 | [diff] [blame] | 129 | reg8 = (pci_read_config8(PCI_DEV(0, 0x00, 0), 0xe4) & 0x07); |
| 130 | switch (reg8) { |
| 131 | case 0: |
Stefan Reinauer | c02b4fc | 2010-03-22 11:42:32 +0000 | [diff] [blame] | 132 | printk(BIOS_DEBUG, "up to DDR2-667"); |
Stefan Reinauer | 71a3d96 | 2009-07-21 21:44:24 +0000 | [diff] [blame] | 133 | break; |
| 134 | case 3: |
Stefan Reinauer | c02b4fc | 2010-03-22 11:42:32 +0000 | [diff] [blame] | 135 | printk(BIOS_DEBUG, "up to DDR2-533"); |
Stefan Reinauer | 71a3d96 | 2009-07-21 21:44:24 +0000 | [diff] [blame] | 136 | break; |
| 137 | default: |
Stefan Reinauer | c02b4fc | 2010-03-22 11:42:32 +0000 | [diff] [blame] | 138 | printk(BIOS_INFO, "unknown max. RAM clock (%02x).", reg8); /* Others reserved. */ |
Stefan Reinauer | 71a3d96 | 2009-07-21 21:44:24 +0000 | [diff] [blame] | 139 | } |
Stefan Reinauer | c02b4fc | 2010-03-22 11:42:32 +0000 | [diff] [blame] | 140 | printk(BIOS_DEBUG, "\n"); |
Kyösti Mälkki | eb5e28f | 2012-02-24 16:08:18 +0200 | [diff] [blame] | 141 | #if CONFIG_NORTHBRIDGE_INTEL_SUBTYPE_I945GM |
Stefan Reinauer | 7981b94 | 2011-04-01 22:33:25 +0200 | [diff] [blame] | 142 | printk(BIOS_ERR, "coreboot is compiled for the wrong chipset.\n"); |
| 143 | #endif |
Stefan Reinauer | 71a3d96 | 2009-07-21 21:44:24 +0000 | [diff] [blame] | 144 | } |
| 145 | |
Stefan Reinauer | 278534d | 2008-10-29 04:51:07 +0000 | [diff] [blame] | 146 | static void i945_setup_bars(void) |
| 147 | { |
| 148 | u8 reg8; |
| 149 | |
| 150 | /* As of now, we don't have all the A0 workarounds implemented */ |
| 151 | if (i945_silicon_revision() == 0) |
Stefan Reinauer | c02b4fc | 2010-03-22 11:42:32 +0000 | [diff] [blame] | 152 | printk(BIOS_INFO, "Warning: i945 silicon revision A0 might not work correctly.\n"); |
Stefan Reinauer | 278534d | 2008-10-29 04:51:07 +0000 | [diff] [blame] | 153 | |
| 154 | /* Setting up Southbridge. In the northbridge code. */ |
Stefan Reinauer | c02b4fc | 2010-03-22 11:42:32 +0000 | [diff] [blame] | 155 | printk(BIOS_DEBUG, "Setting up static southbridge registers..."); |
Stefan Reinauer | 278534d | 2008-10-29 04:51:07 +0000 | [diff] [blame] | 156 | pci_write_config32(PCI_DEV(0, 0x1f, 0), RCBA, DEFAULT_RCBA | 1); |
| 157 | |
| 158 | pci_write_config32(PCI_DEV(0, 0x1f, 0), PMBASE, DEFAULT_PMBASE | 1); |
| 159 | pci_write_config8(PCI_DEV(0, 0x1f, 0), 0x44 /* ACPI_CNTL */ , 0x80); /* Enable ACPI BAR */ |
| 160 | |
| 161 | pci_write_config32(PCI_DEV(0, 0x1f, 0), GPIOBASE, DEFAULT_GPIOBASE | 1); |
| 162 | pci_write_config8(PCI_DEV(0, 0x1f, 0), 0x4c /* GC */ , 0x10); /* Enable GPIOs */ |
| 163 | setup_ich7_gpios(); |
Stefan Reinauer | c02b4fc | 2010-03-22 11:42:32 +0000 | [diff] [blame] | 164 | printk(BIOS_DEBUG, " done.\n"); |
Stefan Reinauer | 278534d | 2008-10-29 04:51:07 +0000 | [diff] [blame] | 165 | |
Stefan Reinauer | c02b4fc | 2010-03-22 11:42:32 +0000 | [diff] [blame] | 166 | printk(BIOS_DEBUG, "Disabling Watchdog reboot..."); |
Stefan Reinauer | bf264e9 | 2010-05-14 19:09:20 +0000 | [diff] [blame] | 167 | RCBA32(GCS) = RCBA32(GCS) | (1 << 5); /* No reset */ |
Stefan Reinauer | 278534d | 2008-10-29 04:51:07 +0000 | [diff] [blame] | 168 | outw((1 << 11), DEFAULT_PMBASE | 0x60 | 0x08); /* halt timer */ |
Stefan Reinauer | c02b4fc | 2010-03-22 11:42:32 +0000 | [diff] [blame] | 169 | printk(BIOS_DEBUG, " done.\n"); |
Stefan Reinauer | 278534d | 2008-10-29 04:51:07 +0000 | [diff] [blame] | 170 | |
Stefan Reinauer | c02b4fc | 2010-03-22 11:42:32 +0000 | [diff] [blame] | 171 | printk(BIOS_DEBUG, "Setting up static northbridge registers..."); |
Stefan Reinauer | 278534d | 2008-10-29 04:51:07 +0000 | [diff] [blame] | 172 | /* Set up all hardcoded northbridge BARs */ |
| 173 | pci_write_config32(PCI_DEV(0, 0x00, 0), EPBAR, DEFAULT_EPBAR | 1); |
| 174 | pci_write_config32(PCI_DEV(0, 0x00, 0), MCHBAR, DEFAULT_MCHBAR | 1); |
Stefan Reinauer | 278534d | 2008-10-29 04:51:07 +0000 | [diff] [blame] | 175 | pci_write_config32(PCI_DEV(0, 0x00, 0), DMIBAR, DEFAULT_DMIBAR | 1); |
| 176 | pci_write_config32(PCI_DEV(0, 0x00, 0), X60BAR, DEFAULT_X60BAR | 1); |
| 177 | |
| 178 | /* Hardware default is 8MB UMA. If someone wants to make this a |
| 179 | * CMOS or compile time option, send a patch. |
| 180 | * pci_write_config16(PCI_DEV(0, 0x00, 0), GGC, 0x30); |
| 181 | */ |
| 182 | |
| 183 | /* Set C0000-FFFFF to access RAM on both reads and writes */ |
| 184 | pci_write_config8(PCI_DEV(0, 0x00, 0), PAM0, 0x30); |
| 185 | pci_write_config8(PCI_DEV(0, 0x00, 0), PAM1, 0x33); |
| 186 | pci_write_config8(PCI_DEV(0, 0x00, 0), PAM2, 0x33); |
| 187 | pci_write_config8(PCI_DEV(0, 0x00, 0), PAM3, 0x33); |
| 188 | pci_write_config8(PCI_DEV(0, 0x00, 0), PAM4, 0x33); |
| 189 | pci_write_config8(PCI_DEV(0, 0x00, 0), PAM5, 0x33); |
| 190 | pci_write_config8(PCI_DEV(0, 0x00, 0), PAM6, 0x33); |
| 191 | |
Sven Schnelle | d8c68a9 | 2011-06-15 09:26:34 +0200 | [diff] [blame] | 192 | pci_write_config32(PCI_DEV(0, 0x00, 0), SKPAD, SKPAD_NORMAL_BOOT_MAGIC); |
Stefan Reinauer | c02b4fc | 2010-03-22 11:42:32 +0000 | [diff] [blame] | 193 | printk(BIOS_DEBUG, " done.\n"); |
Stefan Reinauer | 278534d | 2008-10-29 04:51:07 +0000 | [diff] [blame] | 194 | |
| 195 | /* Wait for MCH BAR to come up */ |
Stefan Reinauer | c02b4fc | 2010-03-22 11:42:32 +0000 | [diff] [blame] | 196 | printk(BIOS_DEBUG, "Waiting for MCHBAR to come up..."); |
Stefan Reinauer | 278534d | 2008-10-29 04:51:07 +0000 | [diff] [blame] | 197 | if ((pci_read_config8(PCI_DEV(0, 0x0f, 0), 0xe6) & 0x2) == 0x00) { /* Bit 49 of CAPID0 */ |
| 198 | do { |
| 199 | reg8 = *(volatile u8 *)0xfed40000; |
| 200 | } while (!(reg8 & 0x80)); |
| 201 | } |
Stefan Reinauer | c02b4fc | 2010-03-22 11:42:32 +0000 | [diff] [blame] | 202 | printk(BIOS_DEBUG, "ok\n"); |
Stefan Reinauer | 278534d | 2008-10-29 04:51:07 +0000 | [diff] [blame] | 203 | } |
| 204 | |
| 205 | static void i945_setup_egress_port(void) |
| 206 | { |
| 207 | u32 reg32; |
| 208 | u32 timeout; |
| 209 | |
Stefan Reinauer | c02b4fc | 2010-03-22 11:42:32 +0000 | [diff] [blame] | 210 | printk(BIOS_DEBUG, "Setting up Egress Port RCRB\n"); |
Stefan Reinauer | 278534d | 2008-10-29 04:51:07 +0000 | [diff] [blame] | 211 | |
| 212 | /* Egress Port Virtual Channel 0 Configuration */ |
| 213 | |
| 214 | /* map only TC0 to VC0 */ |
| 215 | reg32 = EPBAR32(EPVC0RCTL); |
| 216 | reg32 &= 0xffffff01; |
| 217 | EPBAR32(EPVC0RCTL) = reg32; |
| 218 | |
Stefan Reinauer | 278534d | 2008-10-29 04:51:07 +0000 | [diff] [blame] | 219 | reg32 = EPBAR32(EPPVCCAP1); |
| 220 | reg32 &= ~(7 << 0); |
| 221 | reg32 |= 1; |
| 222 | EPBAR32(EPPVCCAP1) = reg32; |
| 223 | |
| 224 | /* Egress Port Virtual Channel 1 Configuration */ |
| 225 | reg32 = EPBAR32(0x2c); |
| 226 | reg32 &= 0xffffff00; |
| 227 | if ((MCHBAR32(CLKCFG) & 7) == 1) |
| 228 | reg32 |= 0x0d; /* 533MHz */ |
| 229 | if ((MCHBAR32(CLKCFG) & 7) == 3) |
| 230 | reg32 |= 0x10; /* 667MHz */ |
| 231 | EPBAR32(0x2c) = reg32; |
| 232 | |
| 233 | EPBAR32(EPVC1MTS) = 0x0a0a0a0a; |
| 234 | |
| 235 | reg32 = EPBAR32(EPVC1RCAP); |
| 236 | reg32 &= ~(0x7f << 16); |
| 237 | reg32 |= (0x0a << 16); |
| 238 | EPBAR32(EPVC1RCAP) = reg32; |
| 239 | |
| 240 | if ((MCHBAR32(CLKCFG) & 7) == 1) { /* 533MHz */ |
| 241 | EPBAR32(EPVC1IST + 0) = 0x009c009c; |
| 242 | EPBAR32(EPVC1IST + 4) = 0x009c009c; |
| 243 | } |
| 244 | |
| 245 | if ((MCHBAR32(CLKCFG) & 7) == 3) { /* 667MHz */ |
| 246 | EPBAR32(EPVC1IST + 0) = 0x00c000c0; |
| 247 | EPBAR32(EPVC1IST + 4) = 0x00c000c0; |
| 248 | } |
| 249 | |
| 250 | /* Is internal graphics enabled? */ |
Stefan Reinauer | 30140a5 | 2009-03-11 16:20:39 +0000 | [diff] [blame] | 251 | if (pci_read_config8(PCI_DEV(0, 0x0, 0), 0x54) & ((1 << 4) | (1 << 3))) { /* DEVEN */ |
Stefan Reinauer | 278534d | 2008-10-29 04:51:07 +0000 | [diff] [blame] | 252 | MCHBAR32(MMARB1) |= (1 << 17); |
| 253 | } |
| 254 | |
| 255 | /* Assign Virtual Channel ID 1 to VC1 */ |
| 256 | reg32 = EPBAR32(EPVC1RCTL); |
| 257 | reg32 &= ~(7 << 24); |
| 258 | reg32 |= (1 << 24); |
| 259 | EPBAR32(EPVC1RCTL) = reg32; |
Stefan Reinauer | 30140a5 | 2009-03-11 16:20:39 +0000 | [diff] [blame] | 260 | |
Stefan Reinauer | 278534d | 2008-10-29 04:51:07 +0000 | [diff] [blame] | 261 | reg32 = EPBAR32(EPVC1RCTL); |
| 262 | reg32 &= 0xffffff01; |
| 263 | reg32 |= (1 << 7); |
| 264 | EPBAR32(EPVC1RCTL) = reg32; |
Stefan Reinauer | 30140a5 | 2009-03-11 16:20:39 +0000 | [diff] [blame] | 265 | |
Stefan Reinauer | 278534d | 2008-10-29 04:51:07 +0000 | [diff] [blame] | 266 | EPBAR32(PORTARB + 0x00) = 0x01000001; |
| 267 | EPBAR32(PORTARB + 0x04) = 0x00040000; |
| 268 | EPBAR32(PORTARB + 0x08) = 0x00001000; |
| 269 | EPBAR32(PORTARB + 0x0c) = 0x00000040; |
| 270 | EPBAR32(PORTARB + 0x10) = 0x01000001; |
| 271 | EPBAR32(PORTARB + 0x14) = 0x00040000; |
| 272 | EPBAR32(PORTARB + 0x18) = 0x00001000; |
| 273 | EPBAR32(PORTARB + 0x1c) = 0x00000040; |
Stefan Reinauer | 30140a5 | 2009-03-11 16:20:39 +0000 | [diff] [blame] | 274 | |
Stefan Reinauer | 278534d | 2008-10-29 04:51:07 +0000 | [diff] [blame] | 275 | EPBAR32(EPVC1RCTL) |= (1 << 16); |
| 276 | EPBAR32(EPVC1RCTL) |= (1 << 16); |
| 277 | |
Stefan Reinauer | c02b4fc | 2010-03-22 11:42:32 +0000 | [diff] [blame] | 278 | printk(BIOS_DEBUG, "Loading port arbitration table ..."); |
Stefan Reinauer | 278534d | 2008-10-29 04:51:07 +0000 | [diff] [blame] | 279 | /* Loop until bit 0 becomes 0 */ |
| 280 | timeout = 0x7fffff; |
| 281 | while ((EPBAR16(EPVC1RSTS) & 1) && --timeout) ; |
| 282 | if (!timeout) |
Stefan Reinauer | c02b4fc | 2010-03-22 11:42:32 +0000 | [diff] [blame] | 283 | printk(BIOS_DEBUG, "timeout!\n"); |
Stefan Reinauer | 278534d | 2008-10-29 04:51:07 +0000 | [diff] [blame] | 284 | else |
Stefan Reinauer | c02b4fc | 2010-03-22 11:42:32 +0000 | [diff] [blame] | 285 | printk(BIOS_DEBUG, "ok\n"); |
Stefan Reinauer | 278534d | 2008-10-29 04:51:07 +0000 | [diff] [blame] | 286 | |
| 287 | /* Now enable VC1 */ |
| 288 | EPBAR32(EPVC1RCTL) |= (1 << 31); |
| 289 | |
Stefan Reinauer | c02b4fc | 2010-03-22 11:42:32 +0000 | [diff] [blame] | 290 | printk(BIOS_DEBUG, "Wait for VC1 negotiation ..."); |
Stefan Reinauer | 278534d | 2008-10-29 04:51:07 +0000 | [diff] [blame] | 291 | /* Wait for VC1 negotiation pending */ |
| 292 | timeout = 0x7fff; |
| 293 | while ((EPBAR16(EPVC1RSTS) & (1 << 1)) && --timeout) ; |
| 294 | if (!timeout) |
Stefan Reinauer | c02b4fc | 2010-03-22 11:42:32 +0000 | [diff] [blame] | 295 | printk(BIOS_DEBUG, "timeout!\n"); |
Stefan Reinauer | 278534d | 2008-10-29 04:51:07 +0000 | [diff] [blame] | 296 | else |
Stefan Reinauer | c02b4fc | 2010-03-22 11:42:32 +0000 | [diff] [blame] | 297 | printk(BIOS_DEBUG, "ok\n"); |
Stefan Reinauer | 278534d | 2008-10-29 04:51:07 +0000 | [diff] [blame] | 298 | |
| 299 | } |
| 300 | |
| 301 | static void ich7_setup_dmi_rcrb(void) |
| 302 | { |
| 303 | u16 reg16; |
Stefan Reinauer | 30140a5 | 2009-03-11 16:20:39 +0000 | [diff] [blame] | 304 | u32 reg32; |
Stefan Reinauer | 278534d | 2008-10-29 04:51:07 +0000 | [diff] [blame] | 305 | |
Stefan Reinauer | 278534d | 2008-10-29 04:51:07 +0000 | [diff] [blame] | 306 | reg16 = RCBA16(LCTL); |
| 307 | reg16 &= ~(3 << 0); |
Stefan Reinauer | 30140a5 | 2009-03-11 16:20:39 +0000 | [diff] [blame] | 308 | reg16 |= 3; |
Stefan Reinauer | 278534d | 2008-10-29 04:51:07 +0000 | [diff] [blame] | 309 | RCBA16(LCTL) = reg16; |
| 310 | |
| 311 | RCBA32(V0CTL) = 0x80000001; |
| 312 | RCBA32(V1CAP) = 0x03128010; |
| 313 | RCBA32(ESD) = 0x00000810; |
| 314 | RCBA32(RP1D) = 0x01000003; |
| 315 | RCBA32(RP2D) = 0x02000002; |
| 316 | RCBA32(RP3D) = 0x03000002; |
| 317 | RCBA32(RP4D) = 0x04000002; |
| 318 | RCBA32(HDD) = 0x0f000003; |
| 319 | RCBA32(RP5D) = 0x05000002; |
| 320 | |
| 321 | RCBA32(RPFN) = 0x00543210; |
| 322 | |
Stefan Reinauer | 30140a5 | 2009-03-11 16:20:39 +0000 | [diff] [blame] | 323 | pci_write_config16(PCI_DEV(0, 0x1c, 0), 0x42, 0x0141); |
| 324 | pci_write_config16(PCI_DEV(0, 0x1c, 4), 0x42, 0x0141); |
| 325 | pci_write_config16(PCI_DEV(0, 0x1c, 5), 0x42, 0x0141); |
Stefan Reinauer | 278534d | 2008-10-29 04:51:07 +0000 | [diff] [blame] | 326 | |
Stefan Reinauer | 30140a5 | 2009-03-11 16:20:39 +0000 | [diff] [blame] | 327 | pci_write_config32(PCI_DEV(0, 0x1c, 4), 0x54, 0x00480ce0); |
| 328 | pci_write_config32(PCI_DEV(0, 0x1c, 5), 0x54, 0x00500ce0); |
| 329 | |
| 330 | reg32 = RCBA32(V1CTL); |
| 331 | reg32 &= ~( (0x7f << 1) | (7 << 17) | (7 << 24) ); |
| 332 | reg32 |= (0x40 << 1) | (4 << 17) | (1 << 24) | (1 << 31); |
| 333 | RCBA32(V1CTL) = reg32; |
| 334 | |
| 335 | RCBA32(ESD) |= (2 << 16); |
| 336 | |
| 337 | RCBA32(ULD) |= (1 << 24) | (1 << 16); |
| 338 | |
| 339 | RCBA32(ULBA) = DEFAULT_DMIBAR; |
| 340 | |
| 341 | RCBA32(RP1D) |= (2 << 16); |
| 342 | RCBA32(RP2D) |= (2 << 16); |
| 343 | RCBA32(RP3D) |= (2 << 16); |
| 344 | RCBA32(RP4D) |= (2 << 16); |
| 345 | RCBA32(HDD) |= (2 << 16); |
| 346 | RCBA32(RP5D) |= (2 << 16); |
| 347 | RCBA32(RP6D) |= (2 << 16); |
| 348 | |
| 349 | RCBA32(LCAP) |= (3 << 10); |
Stefan Reinauer | 278534d | 2008-10-29 04:51:07 +0000 | [diff] [blame] | 350 | } |
| 351 | |
| 352 | static void i945_setup_dmi_rcrb(void) |
| 353 | { |
| 354 | u32 reg32; |
| 355 | u32 timeout; |
Stefan Reinauer | bf264e9 | 2010-05-14 19:09:20 +0000 | [diff] [blame] | 356 | int activate_aspm = 1; /* hardcode ASPM for now */ |
Stefan Reinauer | 30140a5 | 2009-03-11 16:20:39 +0000 | [diff] [blame] | 357 | |
Stefan Reinauer | c02b4fc | 2010-03-22 11:42:32 +0000 | [diff] [blame] | 358 | printk(BIOS_DEBUG, "Setting up DMI RCRB\n"); |
Stefan Reinauer | 278534d | 2008-10-29 04:51:07 +0000 | [diff] [blame] | 359 | |
| 360 | /* Virtual Channel 0 Configuration */ |
| 361 | reg32 = DMIBAR32(DMIVC0RCTL0); |
| 362 | reg32 &= 0xffffff01; |
| 363 | DMIBAR32(DMIVC0RCTL0) = reg32; |
Stefan Reinauer | 30140a5 | 2009-03-11 16:20:39 +0000 | [diff] [blame] | 364 | |
Stefan Reinauer | 278534d | 2008-10-29 04:51:07 +0000 | [diff] [blame] | 365 | reg32 = DMIBAR32(DMIPVCCAP1); |
| 366 | reg32 &= ~(7 << 0); |
| 367 | reg32 |= 1; |
| 368 | DMIBAR32(DMIPVCCAP1) = reg32; |
Stefan Reinauer | 30140a5 | 2009-03-11 16:20:39 +0000 | [diff] [blame] | 369 | |
Stefan Reinauer | 278534d | 2008-10-29 04:51:07 +0000 | [diff] [blame] | 370 | reg32 = DMIBAR32(DMIVC1RCTL); |
| 371 | reg32 &= ~(7 << 24); |
| 372 | reg32 |= (1 << 24); /* NOTE: This ID must match ICH7 side */ |
| 373 | DMIBAR32(DMIVC1RCTL) = reg32; |
Stefan Reinauer | 30140a5 | 2009-03-11 16:20:39 +0000 | [diff] [blame] | 374 | |
Stefan Reinauer | 278534d | 2008-10-29 04:51:07 +0000 | [diff] [blame] | 375 | reg32 = DMIBAR32(DMIVC1RCTL); |
| 376 | reg32 &= 0xffffff01; |
| 377 | reg32 |= (1 << 7); |
| 378 | DMIBAR32(DMIVC1RCTL) = reg32; |
| 379 | |
| 380 | /* Now enable VC1 */ |
| 381 | DMIBAR32(DMIVC1RCTL) |= (1 << 31); |
| 382 | |
Stefan Reinauer | c02b4fc | 2010-03-22 11:42:32 +0000 | [diff] [blame] | 383 | printk(BIOS_DEBUG, "Wait for VC1 negotiation ..."); |
Stefan Reinauer | 278534d | 2008-10-29 04:51:07 +0000 | [diff] [blame] | 384 | /* Wait for VC1 negotiation pending */ |
| 385 | timeout = 0x7ffff; |
| 386 | while ((DMIBAR16(DMIVC1RSTS) & (1 << 1)) && --timeout) ; |
| 387 | if (!timeout) |
Stefan Reinauer | c02b4fc | 2010-03-22 11:42:32 +0000 | [diff] [blame] | 388 | printk(BIOS_DEBUG, "timeout!\n"); |
Stefan Reinauer | 278534d | 2008-10-29 04:51:07 +0000 | [diff] [blame] | 389 | else |
Stefan Reinauer | c02b4fc | 2010-03-22 11:42:32 +0000 | [diff] [blame] | 390 | printk(BIOS_DEBUG, "done..\n"); |
Stefan Reinauer | 278534d | 2008-10-29 04:51:07 +0000 | [diff] [blame] | 391 | #if 1 |
| 392 | /* Enable Active State Power Management (ASPM) L0 state */ |
| 393 | |
| 394 | reg32 = DMIBAR32(DMILCAP); |
| 395 | reg32 &= ~(7 << 12); |
Stefan Reinauer | 30140a5 | 2009-03-11 16:20:39 +0000 | [diff] [blame] | 396 | reg32 |= (2 << 12); |
Stefan Reinauer | 278534d | 2008-10-29 04:51:07 +0000 | [diff] [blame] | 397 | |
| 398 | reg32 &= ~(7 << 15); |
Stefan Reinauer | 71a3d96 | 2009-07-21 21:44:24 +0000 | [diff] [blame] | 399 | |
Stefan Reinauer | 30140a5 | 2009-03-11 16:20:39 +0000 | [diff] [blame] | 400 | reg32 |= (2 << 15); |
Stefan Reinauer | 278534d | 2008-10-29 04:51:07 +0000 | [diff] [blame] | 401 | DMIBAR32(DMILCAP) = reg32; |
| 402 | |
| 403 | reg32 = DMIBAR32(DMICC); |
Stefan Reinauer | 30140a5 | 2009-03-11 16:20:39 +0000 | [diff] [blame] | 404 | reg32 &= 0x00ffffff; |
Stefan Reinauer | 278534d | 2008-10-29 04:51:07 +0000 | [diff] [blame] | 405 | reg32 &= ~(3 << 0); |
Stefan Reinauer | 30140a5 | 2009-03-11 16:20:39 +0000 | [diff] [blame] | 406 | reg32 |= (1 << 0); |
Stefan Reinauer | 30140a5 | 2009-03-11 16:20:39 +0000 | [diff] [blame] | 407 | reg32 &= ~(3 << 20); |
| 408 | reg32 |= (1 << 20); |
| 409 | |
Stefan Reinauer | 278534d | 2008-10-29 04:51:07 +0000 | [diff] [blame] | 410 | DMIBAR32(DMICC) = reg32; |
| 411 | |
Stefan Reinauer | 30140a5 | 2009-03-11 16:20:39 +0000 | [diff] [blame] | 412 | if (activate_aspm) { |
Stefan Reinauer | 278534d | 2008-10-29 04:51:07 +0000 | [diff] [blame] | 413 | DMIBAR32(DMILCTL) |= (3 << 0); |
| 414 | } |
| 415 | #endif |
| 416 | |
| 417 | /* Last but not least, some additional steps */ |
| 418 | reg32 = MCHBAR32(FSBSNPCTL); |
| 419 | reg32 &= ~(0xff << 2); |
| 420 | reg32 |= (0xaa << 2); |
| 421 | MCHBAR32(FSBSNPCTL) = reg32; |
| 422 | |
| 423 | DMIBAR32(0x2c) = 0x86000040; |
| 424 | |
| 425 | reg32 = DMIBAR32(0x204); |
| 426 | reg32 &= ~0x3ff; |
| 427 | #if 1 |
| 428 | reg32 |= 0x13f; /* for x4 DMI only */ |
| 429 | #else |
| 430 | reg32 |= 0x1e4; /* for x2 DMI only */ |
| 431 | #endif |
| 432 | DMIBAR32(0x204) = reg32; |
| 433 | |
Stefan Reinauer | 30140a5 | 2009-03-11 16:20:39 +0000 | [diff] [blame] | 434 | if (pci_read_config8(PCI_DEV(0, 0x0, 0), 0x54) & ((1 << 4) | (1 << 3))) { /* DEVEN */ |
Stefan Reinauer | c02b4fc | 2010-03-22 11:42:32 +0000 | [diff] [blame] | 435 | printk(BIOS_DEBUG, "Internal graphics: enabled\n"); |
Stefan Reinauer | 278534d | 2008-10-29 04:51:07 +0000 | [diff] [blame] | 436 | DMIBAR32(0x200) |= (1 << 21); |
| 437 | } else { |
Stefan Reinauer | c02b4fc | 2010-03-22 11:42:32 +0000 | [diff] [blame] | 438 | printk(BIOS_DEBUG, "Internal graphics: disabled\n"); |
Stefan Reinauer | 278534d | 2008-10-29 04:51:07 +0000 | [diff] [blame] | 439 | DMIBAR32(0x200) &= ~(1 << 21); |
| 440 | } |
| 441 | |
| 442 | reg32 = DMIBAR32(0x204); |
| 443 | reg32 &= ~((1 << 11) | (1 << 10)); |
| 444 | DMIBAR32(0x204) = reg32; |
| 445 | |
| 446 | reg32 = DMIBAR32(0x204); |
| 447 | reg32 &= ~(0xff << 12); |
| 448 | reg32 |= (0x0d << 12); |
| 449 | DMIBAR32(0x204) = reg32; |
| 450 | |
| 451 | DMIBAR32(DMICTL1) |= (3 << 24); |
| 452 | |
| 453 | reg32 = DMIBAR32(0x200); |
| 454 | reg32 &= ~(0x3 << 26); |
| 455 | reg32 |= (0x02 << 26); |
| 456 | DMIBAR32(0x200) = reg32; |
| 457 | |
| 458 | DMIBAR32(DMIDRCCFG) &= ~(1 << 31); |
| 459 | DMIBAR32(DMICTL2) |= (1 << 31); |
| 460 | |
| 461 | if (i945_silicon_revision() >= 3) { |
| 462 | reg32 = DMIBAR32(0xec0); |
| 463 | reg32 &= 0x0fffffff; |
| 464 | reg32 |= (2 << 28); |
| 465 | DMIBAR32(0xec0) = reg32; |
| 466 | |
| 467 | reg32 = DMIBAR32(0xed4); |
| 468 | reg32 &= 0x0fffffff; |
| 469 | reg32 |= (2 << 28); |
| 470 | DMIBAR32(0xed4) = reg32; |
| 471 | |
| 472 | reg32 = DMIBAR32(0xee8); |
| 473 | reg32 &= 0x0fffffff; |
| 474 | reg32 |= (2 << 28); |
| 475 | DMIBAR32(0xee8) = reg32; |
| 476 | |
| 477 | reg32 = DMIBAR32(0xefc); |
| 478 | reg32 &= 0x0fffffff; |
| 479 | reg32 |= (2 << 28); |
| 480 | DMIBAR32(0xefc) = reg32; |
| 481 | } |
| 482 | |
| 483 | /* wait for bit toggle to 0 */ |
Stefan Reinauer | c02b4fc | 2010-03-22 11:42:32 +0000 | [diff] [blame] | 484 | printk(BIOS_DEBUG, "Waiting for DMI hardware..."); |
Stefan Reinauer | 278534d | 2008-10-29 04:51:07 +0000 | [diff] [blame] | 485 | timeout = 0x7fffff; |
| 486 | while ((DMIBAR8(0x32) & (1 << 1)) && --timeout) ; |
| 487 | if (!timeout) |
Stefan Reinauer | c02b4fc | 2010-03-22 11:42:32 +0000 | [diff] [blame] | 488 | printk(BIOS_DEBUG, "timeout!\n"); |
Stefan Reinauer | 278534d | 2008-10-29 04:51:07 +0000 | [diff] [blame] | 489 | else |
Stefan Reinauer | c02b4fc | 2010-03-22 11:42:32 +0000 | [diff] [blame] | 490 | printk(BIOS_DEBUG, "ok\n"); |
Stefan Reinauer | 30140a5 | 2009-03-11 16:20:39 +0000 | [diff] [blame] | 491 | |
Stefan Reinauer | bf264e9 | 2010-05-14 19:09:20 +0000 | [diff] [blame] | 492 | /* Clear Error Status Bits! */ |
Stefan Reinauer | 278534d | 2008-10-29 04:51:07 +0000 | [diff] [blame] | 493 | DMIBAR32(0x1c4) = 0xffffffff; |
| 494 | DMIBAR32(0x1d0) = 0xffffffff; |
| 495 | DMIBAR32(0x228) = 0xffffffff; |
Stefan Reinauer | 30140a5 | 2009-03-11 16:20:39 +0000 | [diff] [blame] | 496 | |
Stefan Reinauer | bf264e9 | 2010-05-14 19:09:20 +0000 | [diff] [blame] | 497 | /* Program Read-Only Write-Once Registers */ |
Stefan Reinauer | 278534d | 2008-10-29 04:51:07 +0000 | [diff] [blame] | 498 | DMIBAR32(0x308) = DMIBAR32(0x308); |
| 499 | DMIBAR32(0x314) = DMIBAR32(0x314); |
| 500 | DMIBAR32(0x324) = DMIBAR32(0x324); |
| 501 | DMIBAR32(0x328) = DMIBAR32(0x328); |
| 502 | DMIBAR32(0x338) = DMIBAR32(0x334); |
| 503 | DMIBAR32(0x338) = DMIBAR32(0x338); |
| 504 | |
| 505 | if (i945_silicon_revision() == 1 && ((MCHBAR8(0xe08) & (1 << 5)) == 1)) { |
Stefan Reinauer | 30140a5 | 2009-03-11 16:20:39 +0000 | [diff] [blame] | 506 | if ((MCHBAR32(0x214) & 0xf) != 0x3) { |
Stefan Reinauer | c02b4fc | 2010-03-22 11:42:32 +0000 | [diff] [blame] | 507 | printk(BIOS_INFO, "DMI link requires A1 stepping workaround. Rebooting.\n"); |
Stefan Reinauer | 71a3d96 | 2009-07-21 21:44:24 +0000 | [diff] [blame] | 508 | reg32 = DMIBAR32(0x224); |
| 509 | reg32 &= ~(7 << 0); |
| 510 | reg32 |= (3 << 0); |
| 511 | DMIBAR32(0x224) = reg32; |
Stefan Reinauer | 278534d | 2008-10-29 04:51:07 +0000 | [diff] [blame] | 512 | outb(0x06, 0xcf9); |
Stefan Reinauer | bf264e9 | 2010-05-14 19:09:20 +0000 | [diff] [blame] | 513 | for (;;) asm("hlt"); /* wait for reset */ |
Stefan Reinauer | 278534d | 2008-10-29 04:51:07 +0000 | [diff] [blame] | 514 | } |
| 515 | } |
| 516 | } |
| 517 | |
| 518 | static void i945_setup_pci_express_x16(void) |
| 519 | { |
| 520 | u32 timeout; |
| 521 | u32 reg32; |
| 522 | u16 reg16; |
Stefan Reinauer | 71a3d96 | 2009-07-21 21:44:24 +0000 | [diff] [blame] | 523 | |
Stefan Reinauer | 30140a5 | 2009-03-11 16:20:39 +0000 | [diff] [blame] | 524 | u8 reg8; |
Stefan Reinauer | 278534d | 2008-10-29 04:51:07 +0000 | [diff] [blame] | 525 | |
Stefan Reinauer | c02b4fc | 2010-03-22 11:42:32 +0000 | [diff] [blame] | 526 | printk(BIOS_DEBUG, "Enabling PCI Express x16 Link\n"); |
Stefan Reinauer | 30140a5 | 2009-03-11 16:20:39 +0000 | [diff] [blame] | 527 | |
| 528 | reg16 = pci_read_config16(PCI_DEV(0, 0x00, 0), DEVEN); |
| 529 | reg16 |= DEVEN_D1F0; |
| 530 | pci_write_config16(PCI_DEV(0, 0x00, 0), DEVEN, reg16); |
| 531 | |
| 532 | reg32 = pcie_read_config32(PCI_DEV(0, 0x01, 0), 0x208); |
| 533 | reg32 &= ~(1 << 8); |
| 534 | pcie_write_config32(PCI_DEV(0, 0x01, 0), 0x208, reg32); |
| 535 | |
Stefan Reinauer | aca6ec6 | 2009-10-26 17:12:21 +0000 | [diff] [blame] | 536 | /* We have no success with querying the usual PCIe registers |
| 537 | * for link setup success on the i945. Hence we assign a temporary |
| 538 | * PCI bus 0x0a and check whether we find a device on 0:a.0 |
| 539 | */ |
| 540 | |
| 541 | /* First we reset the secondary bus */ |
| 542 | reg16 = pci_read_config16(PCI_DEV(0, 0x01, 0), 0x3e); |
Stefan Reinauer | bf264e9 | 2010-05-14 19:09:20 +0000 | [diff] [blame] | 543 | reg16 |= (1 << 6); /* SRESET */ |
Stefan Reinauer | aca6ec6 | 2009-10-26 17:12:21 +0000 | [diff] [blame] | 544 | pci_write_config16(PCI_DEV(0, 0x01, 0), 0x3e, reg16); |
| 545 | /* Read back and clear reset bit. */ |
| 546 | reg16 = pci_read_config16(PCI_DEV(0, 0x01, 0), 0x3e); |
Stefan Reinauer | bf264e9 | 2010-05-14 19:09:20 +0000 | [diff] [blame] | 547 | reg16 &= ~(1 << 6); /* SRESET */ |
Stefan Reinauer | aca6ec6 | 2009-10-26 17:12:21 +0000 | [diff] [blame] | 548 | pci_write_config16(PCI_DEV(0, 0x01, 0), 0x3e, reg16); |
| 549 | |
| 550 | reg16 = pci_read_config16(PCI_DEV(0, 0x01, 0), 0xba); |
Stefan Reinauer | c02b4fc | 2010-03-22 11:42:32 +0000 | [diff] [blame] | 551 | printk(BIOS_DEBUG, "SLOTSTS: %04x\n", reg16); |
Stefan Reinauer | aca6ec6 | 2009-10-26 17:12:21 +0000 | [diff] [blame] | 552 | if (!(reg16 & 0x48)) { |
| 553 | goto disable_pciexpress_x16_link; |
| 554 | } |
| 555 | reg16 |= (1 << 4) | (1 << 0); |
| 556 | pci_write_config16(PCI_DEV(0, 0x01, 0), 0xba, reg16); |
| 557 | |
| 558 | pci_write_config8(PCI_DEV(0, 0x01, 0), 0x19, 0x00); |
| 559 | pci_write_config8(PCI_DEV(0, 0x01, 0), 0x1a, 0x00); |
| 560 | pci_write_config8(PCI_DEV(0, 0x01, 0), 0x19, 0x0a); |
| 561 | pci_write_config8(PCI_DEV(0, 0x01, 0), 0x1a, 0x0a); |
| 562 | |
Stefan Reinauer | 71a3d96 | 2009-07-21 21:44:24 +0000 | [diff] [blame] | 563 | reg32 = pcie_read_config32(PCI_DEV(0, 0x01, 0), 0x224); |
| 564 | reg32 &= ~(1 << 8); |
| 565 | pcie_write_config32(PCI_DEV(0, 0x01, 0), 0x224, reg32); |
| 566 | |
Stefan Reinauer | 30140a5 | 2009-03-11 16:20:39 +0000 | [diff] [blame] | 567 | MCHBAR16(UPMC1) &= ~( (1 << 5) | (1 << 0) ); |
| 568 | |
| 569 | /* Initialze PEG_CAP */ |
| 570 | reg16 = pcie_read_config16(PCI_DEV(0, 0x01, 0), 0xa2); |
| 571 | reg16 |= (1 << 8); |
| 572 | pcie_write_config16(PCI_DEV(0, 0x01, 0), 0xa2, reg16); |
| 573 | |
| 574 | /* Setup SLOTCAP */ |
| 575 | /* TODO: These values are mainboard dependent and should |
Uwe Hermann | 607614d | 2010-11-18 20:12:13 +0000 | [diff] [blame] | 576 | * be set from devicetree.cb. |
Stefan Reinauer | 30140a5 | 2009-03-11 16:20:39 +0000 | [diff] [blame] | 577 | */ |
| 578 | /* NOTE: SLOTCAP becomes RO after the first write! */ |
| 579 | reg32 = pcie_read_config32(PCI_DEV(0, 0x01, 0), 0xb4); |
Stefan Reinauer | 71a3d96 | 2009-07-21 21:44:24 +0000 | [diff] [blame] | 580 | reg32 &= 0x0007ffff; |
| 581 | |
| 582 | reg32 &= 0xfffe007f; |
| 583 | |
Stefan Reinauer | 30140a5 | 2009-03-11 16:20:39 +0000 | [diff] [blame] | 584 | pcie_write_config32(PCI_DEV(0, 0x01, 0), 0xb4, reg32); |
| 585 | |
| 586 | /* Wait for training to succeed */ |
Stefan Reinauer | c02b4fc | 2010-03-22 11:42:32 +0000 | [diff] [blame] | 587 | printk(BIOS_DEBUG, "PCIe link training ..."); |
Stefan Reinauer | aca6ec6 | 2009-10-26 17:12:21 +0000 | [diff] [blame] | 588 | timeout = 0x7ffff; |
Stefan Reinauer | 30140a5 | 2009-03-11 16:20:39 +0000 | [diff] [blame] | 589 | while ((((pcie_read_config32(PCI_DEV(0, 0x01, 0), 0x214) >> 16) & 4) != 3) && --timeout) ; |
Stefan Reinauer | aca6ec6 | 2009-10-26 17:12:21 +0000 | [diff] [blame] | 590 | |
| 591 | reg32 = pci_read_config32(PCI_DEV(0x0a, 0x0, 0), 0); |
| 592 | if (reg32 != 0x00000000 && reg32 != 0xffffffff) { |
Stefan Reinauer | c02b4fc | 2010-03-22 11:42:32 +0000 | [diff] [blame] | 593 | printk(BIOS_DEBUG, " Detected PCIe device %04x:%04x\n", |
Stefan Reinauer | aca6ec6 | 2009-10-26 17:12:21 +0000 | [diff] [blame] | 594 | reg32 & 0xffff, reg32 >> 16); |
| 595 | } else { |
Stefan Reinauer | c02b4fc | 2010-03-22 11:42:32 +0000 | [diff] [blame] | 596 | printk(BIOS_DEBUG, " timeout!\n"); |
Stefan Reinauer | 30140a5 | 2009-03-11 16:20:39 +0000 | [diff] [blame] | 597 | |
Stefan Reinauer | c02b4fc | 2010-03-22 11:42:32 +0000 | [diff] [blame] | 598 | printk(BIOS_DEBUG, "Restrain PCIe port to x1\n"); |
Stefan Reinauer | 30140a5 | 2009-03-11 16:20:39 +0000 | [diff] [blame] | 599 | |
| 600 | reg32 = pcie_read_config32(PCI_DEV(0, 0x01, 0), 0x214); |
| 601 | reg32 &= ~(0xf << 1); |
| 602 | reg32 |=1; |
| 603 | pcie_write_config32(PCI_DEV(0, 0x01, 0), 0x214, reg32); |
| 604 | |
| 605 | reg16 = pcie_read_config16(PCI_DEV(0, 0x01, 0), 0x3e); |
| 606 | |
| 607 | reg16 |= (1 << 6); |
| 608 | pcie_write_config16(PCI_DEV(0, 0x01, 0), 0x3e, reg16); |
| 609 | reg16 &= ~(1 << 6); |
| 610 | pcie_write_config16(PCI_DEV(0, 0x01, 0), 0x3e, reg16); |
| 611 | |
Stefan Reinauer | c02b4fc | 2010-03-22 11:42:32 +0000 | [diff] [blame] | 612 | printk(BIOS_DEBUG, "PCIe link training ..."); |
Stefan Reinauer | aca6ec6 | 2009-10-26 17:12:21 +0000 | [diff] [blame] | 613 | timeout = 0x7ffff; |
Stefan Reinauer | 30140a5 | 2009-03-11 16:20:39 +0000 | [diff] [blame] | 614 | while ((((pcie_read_config32(PCI_DEV(0, 0x01, 0), 0x214) >> 16) & 4) != 3) && --timeout) ; |
Stefan Reinauer | aca6ec6 | 2009-10-26 17:12:21 +0000 | [diff] [blame] | 615 | |
| 616 | reg32 = pci_read_config32(PCI_DEV(0xa, 0x00, 0), 0); |
| 617 | if (reg32 != 0x00000000 && reg32 != 0xffffffff) { |
Stefan Reinauer | c02b4fc | 2010-03-22 11:42:32 +0000 | [diff] [blame] | 618 | printk(BIOS_DEBUG, " Detected PCIe x1 device %04x:%04x\n", |
Stefan Reinauer | aca6ec6 | 2009-10-26 17:12:21 +0000 | [diff] [blame] | 619 | reg32 & 0xffff, reg32 >> 16); |
| 620 | } else { |
Stefan Reinauer | c02b4fc | 2010-03-22 11:42:32 +0000 | [diff] [blame] | 621 | printk(BIOS_DEBUG, " timeout!\n"); |
| 622 | printk(BIOS_DEBUG, "Disabling PCIe x16 port completely.\n"); |
Stefan Reinauer | 30140a5 | 2009-03-11 16:20:39 +0000 | [diff] [blame] | 623 | goto disable_pciexpress_x16_link; |
Stefan Reinauer | 30140a5 | 2009-03-11 16:20:39 +0000 | [diff] [blame] | 624 | } |
Stefan Reinauer | 30140a5 | 2009-03-11 16:20:39 +0000 | [diff] [blame] | 625 | } |
| 626 | |
| 627 | reg16 = pcie_read_config16(PCI_DEV(0, 0x01, 0), 0xb2); |
| 628 | reg16 >>= 4; |
| 629 | reg16 &= 0x3f; |
Stefan Reinauer | 71a3d96 | 2009-07-21 21:44:24 +0000 | [diff] [blame] | 630 | /* reg16 == 1 -> x1; reg16 == 16 -> x16 */ |
Stefan Reinauer | c02b4fc | 2010-03-22 11:42:32 +0000 | [diff] [blame] | 631 | printk(BIOS_DEBUG, "PCIe x%d link training succeeded.\n", reg16); |
Stefan Reinauer | 30140a5 | 2009-03-11 16:20:39 +0000 | [diff] [blame] | 632 | |
| 633 | reg32 = pcie_read_config32(PCI_DEV(0, 0x01, 0), 0x204); |
Stefan Reinauer | 71a3d96 | 2009-07-21 21:44:24 +0000 | [diff] [blame] | 634 | reg32 &= 0xfffffc00; /* clear [9:0] */ |
Stefan Reinauer | 30140a5 | 2009-03-11 16:20:39 +0000 | [diff] [blame] | 635 | if (reg16 == 1) { |
| 636 | reg32 |= 0x32b; |
| 637 | // TODO |
Stefan Reinauer | bf264e9 | 2010-05-14 19:09:20 +0000 | [diff] [blame] | 638 | /* pcie_write_config32(PCI_DEV(0, 0x01, 0), 0x204, reg32); */ |
Stefan Reinauer | 30140a5 | 2009-03-11 16:20:39 +0000 | [diff] [blame] | 639 | } else if (reg16 == 16) { |
| 640 | reg32 |= 0x0f4; |
| 641 | // TODO |
Stefan Reinauer | bf264e9 | 2010-05-14 19:09:20 +0000 | [diff] [blame] | 642 | /* pcie_write_config32(PCI_DEV(0, 0x01, 0), 0x204, reg32); */ |
Stefan Reinauer | 30140a5 | 2009-03-11 16:20:39 +0000 | [diff] [blame] | 643 | } |
| 644 | |
Stefan Reinauer | aca6ec6 | 2009-10-26 17:12:21 +0000 | [diff] [blame] | 645 | reg32 = (pci_read_config32(PCI_DEV(0xa, 0, 0), 0x8) >> 8); |
Stefan Reinauer | c02b4fc | 2010-03-22 11:42:32 +0000 | [diff] [blame] | 646 | printk(BIOS_DEBUG, "PCIe device class: %06x\n", reg32); |
Stefan Reinauer | aca6ec6 | 2009-10-26 17:12:21 +0000 | [diff] [blame] | 647 | if (reg32 == 0x030000) { |
Stefan Reinauer | c02b4fc | 2010-03-22 11:42:32 +0000 | [diff] [blame] | 648 | printk(BIOS_DEBUG, "PCIe device is VGA. Disabling IGD.\n"); |
Stefan Reinauer | aca6ec6 | 2009-10-26 17:12:21 +0000 | [diff] [blame] | 649 | reg16 = (1 << 1); |
| 650 | pci_write_config16(PCI_DEV(0, 0x0, 0), 0x52, reg16); |
| 651 | |
| 652 | /* DEVEN */ |
| 653 | reg32 = pci_read_config32(PCI_DEV(0, 0x0, 0), 0x54); |
| 654 | reg32 &= ~((1 << 3) | (1 << 4)); |
| 655 | pci_write_config32(PCI_DEV(0, 0x0, 0), 0x54, reg32); |
| 656 | |
| 657 | /* Set VGA enable bit in PCIe bridge */ |
| 658 | reg16 = pci_read_config16(PCI_DEV(0, 0x1, 0), 0x3e); |
| 659 | reg16 |= (1 << 3); |
| 660 | pci_write_config16(PCI_DEV(0, 0x1, 0), 0x3e, reg16); |
| 661 | } |
| 662 | |
Stefan Reinauer | 30140a5 | 2009-03-11 16:20:39 +0000 | [diff] [blame] | 663 | /* Enable GPEs */ |
| 664 | reg32 = pcie_read_config32(PCI_DEV(0, 0x01, 0), 0xec); |
| 665 | reg32 |= (1 << 2) | (1 << 1) | (1 << 0); /* PMEGPE, HPGPE, GENGPE */ |
| 666 | pcie_write_config32(PCI_DEV(0, 0x01, 0), 0x114, reg32); |
| 667 | |
| 668 | /* Virtual Channel Configuration: Only VC0 on PCIe x16 */ |
| 669 | reg32 = pcie_read_config32(PCI_DEV(0, 0x01, 0), 0x114); |
| 670 | reg32 &= 0xffffff01; |
| 671 | pcie_write_config32(PCI_DEV(0, 0x01, 0), 0x114, reg32); |
| 672 | |
| 673 | /* Extended VC count */ |
| 674 | reg32 = pcie_read_config32(PCI_DEV(0, 0x01, 0), 0x104); |
| 675 | reg32 &= ~(7 << 0); |
| 676 | pcie_write_config32(PCI_DEV(0, 0x01, 0), 0x104, reg32); |
| 677 | |
| 678 | /* Active State Power Management ASPM */ |
| 679 | |
| 680 | /* TODO */ |
| 681 | |
| 682 | /* Clear error bits */ |
| 683 | pcie_write_config16(PCI_DEV(0, 0x01, 0), 0x06, 0xffff); |
| 684 | pcie_write_config16(PCI_DEV(0, 0x01, 0), 0x1e, 0xffff); |
| 685 | pcie_write_config16(PCI_DEV(0, 0x01, 0), 0xaa, 0xffff); |
| 686 | pcie_write_config32(PCI_DEV(0, 0x01, 0), 0x1c4, 0xffffffff); |
| 687 | pcie_write_config32(PCI_DEV(0, 0x01, 0), 0x1d0, 0xffffffff); |
| 688 | pcie_write_config32(PCI_DEV(0, 0x01, 0), 0x1f0, 0xffffffff); |
| 689 | pcie_write_config32(PCI_DEV(0, 0x01, 0), 0x228, 0xffffffff); |
| 690 | |
| 691 | /* Program R/WO registers */ |
| 692 | reg32 = pcie_read_config32(PCI_DEV(0, 0x01, 0), 0x308); |
| 693 | pcie_write_config32(PCI_DEV(0, 0x01, 0), 0x308, reg32); |
| 694 | |
| 695 | reg32 = pcie_read_config32(PCI_DEV(0, 0x01, 0), 0x314); |
| 696 | pcie_write_config32(PCI_DEV(0, 0x01, 0), 0x314, reg32); |
| 697 | |
| 698 | reg32 = pcie_read_config32(PCI_DEV(0, 0x01, 0), 0x324); |
| 699 | pcie_write_config32(PCI_DEV(0, 0x01, 0), 0x324, reg32); |
| 700 | |
| 701 | reg32 = pcie_read_config32(PCI_DEV(0, 0x01, 0), 0x328); |
| 702 | pcie_write_config32(PCI_DEV(0, 0x01, 0), 0x328, reg32); |
| 703 | |
| 704 | reg8 = pcie_read_config8(PCI_DEV(0, 0x01, 0), 0xb4); |
| 705 | pcie_write_config8(PCI_DEV(0, 0x01, 0), 0xb4, reg8); |
| 706 | |
| 707 | /* Additional PCIe graphics setup */ |
| 708 | reg32 = pcie_read_config32(PCI_DEV(0, 0x01, 0), 0xf0); |
| 709 | reg32 |= (3 << 26); |
| 710 | pcie_write_config32(PCI_DEV(0, 0x01, 0), 0xf0, reg32); |
| 711 | |
| 712 | reg32 = pcie_read_config32(PCI_DEV(0, 0x01, 0), 0xf0); |
| 713 | reg32 |= (3 << 24); |
| 714 | pcie_write_config32(PCI_DEV(0, 0x01, 0), 0xf0, reg32); |
| 715 | |
Stefan Reinauer | 71a3d96 | 2009-07-21 21:44:24 +0000 | [diff] [blame] | 716 | reg32 = pcie_read_config32(PCI_DEV(0, 0x01, 0), 0xf0); |
| 717 | reg32 |= (1 << 5); |
| 718 | pcie_write_config32(PCI_DEV(0, 0x01, 0), 0xf0, reg32); |
| 719 | |
Stefan Reinauer | 30140a5 | 2009-03-11 16:20:39 +0000 | [diff] [blame] | 720 | reg32 = pcie_read_config32(PCI_DEV(0, 0x01, 0), 0x200); |
| 721 | reg32 &= ~(3 << 26); |
| 722 | reg32 |= (2 << 26); |
| 723 | pcie_write_config32(PCI_DEV(0, 0x01, 0), 0x200, reg32); |
| 724 | |
| 725 | reg32 = pcie_read_config32(PCI_DEV(0, 0x01, 0), 0xe80); |
| 726 | if (i945_silicon_revision() >= 2) { |
| 727 | reg32 |= (1 << 12); |
| 728 | } else { |
| 729 | reg32 &= ~(1 << 12); |
| 730 | } |
| 731 | pcie_write_config32(PCI_DEV(0, 0x01, 0), 0xe80, reg32); |
| 732 | |
| 733 | reg32 = pcie_read_config32(PCI_DEV(0, 0x01, 0), 0xeb4); |
| 734 | reg32 &= ~(1 << 31); |
| 735 | pcie_write_config32(PCI_DEV(0, 0x01, 0), 0xeb4, reg32); |
| 736 | |
| 737 | reg32 = pcie_read_config32(PCI_DEV(0, 0x01, 0), 0xfc); |
| 738 | reg32 |= (1 << 31); |
| 739 | pcie_write_config32(PCI_DEV(0, 0x01, 0), 0xfc, reg32); |
| 740 | |
| 741 | if (i945_silicon_revision() >= 3) { |
| 742 | static const u32 reglist[] = { |
| 743 | 0xec0, 0xed4, 0xee8, 0xefc, 0xf10, 0xf24, |
| 744 | 0xf38, 0xf4c, 0xf60, 0xf74, 0xf88, 0xf9c, |
| 745 | 0xfb0, 0xfc4, 0xfd8, 0xfec |
| 746 | }; |
| 747 | |
| 748 | int i; |
| 749 | for (i=0; i<ARRAY_SIZE(reglist); i++) { |
| 750 | reg32 = pcie_read_config32(PCI_DEV(0, 0x01, 0), reglist[i]); |
| 751 | reg32 &= 0x0fffffff; |
| 752 | reg32 |= (2 << 28); |
| 753 | pcie_write_config32(PCI_DEV(0, 0x01, 0), reglist[i], reg32); |
| 754 | } |
| 755 | } |
| 756 | |
| 757 | if (i945_silicon_revision() <= 2 ) { |
| 758 | /* Set voltage specific parameters */ |
| 759 | reg32 = pcie_read_config32(PCI_DEV(0, 0x01, 0), 0xe80); |
Stefan Reinauer | bf264e9 | 2010-05-14 19:09:20 +0000 | [diff] [blame] | 760 | reg32 &= (0xf << 4); /* Default case 1.05V */ |
| 761 | if ((MCHBAR32(0xe08) & (1 << 20)) == 0) { /* 1.50V */ |
Stefan Reinauer | 30140a5 | 2009-03-11 16:20:39 +0000 | [diff] [blame] | 762 | reg32 |= (7 << 4); |
| 763 | } |
| 764 | pcie_write_config32(PCI_DEV(0, 0x01, 0), 0xe80, reg32); |
| 765 | } |
| 766 | |
| 767 | return; |
| 768 | |
| 769 | disable_pciexpress_x16_link: |
Stefan Reinauer | 278534d | 2008-10-29 04:51:07 +0000 | [diff] [blame] | 770 | /* For now we just disable the x16 link */ |
Stefan Reinauer | c02b4fc | 2010-03-22 11:42:32 +0000 | [diff] [blame] | 771 | printk(BIOS_DEBUG, "Disabling PCI Express x16 Link\n"); |
Stefan Reinauer | 278534d | 2008-10-29 04:51:07 +0000 | [diff] [blame] | 772 | |
| 773 | MCHBAR16(UPMC1) |= (1 << 5) | (1 << 0); |
| 774 | |
Stefan Reinauer | 779b3e3 | 2008-11-10 15:43:37 +0000 | [diff] [blame] | 775 | reg16 = pcie_read_config16(PCI_DEV(0, 0x01, 0), BCTRL1); |
| 776 | reg16 |= (1 << 6); |
| 777 | pcie_write_config16(PCI_DEV(0, 0x01, 0), BCTRL1, reg16); |
Stefan Reinauer | 278534d | 2008-10-29 04:51:07 +0000 | [diff] [blame] | 778 | |
| 779 | reg32 = pcie_read_config32(PCI_DEV(0, 0x01, 0), 0x224); |
| 780 | reg32 |= (1 << 8); |
| 781 | pcie_write_config32(PCI_DEV(0, 0x01, 0), 0x224, reg32); |
| 782 | |
Stefan Reinauer | 779b3e3 | 2008-11-10 15:43:37 +0000 | [diff] [blame] | 783 | reg16 = pcie_read_config16(PCI_DEV(0, 0x01, 0), BCTRL1); |
| 784 | reg16 &= ~(1 << 6); |
| 785 | pcie_write_config16(PCI_DEV(0, 0x01, 0), BCTRL1, reg16); |
Stefan Reinauer | 278534d | 2008-10-29 04:51:07 +0000 | [diff] [blame] | 786 | |
Stefan Reinauer | c02b4fc | 2010-03-22 11:42:32 +0000 | [diff] [blame] | 787 | printk(BIOS_DEBUG, "Wait for link to enter detect state... "); |
Stefan Reinauer | 278534d | 2008-10-29 04:51:07 +0000 | [diff] [blame] | 788 | timeout = 0x7fffff; |
| 789 | for (reg32 = pcie_read_config32(PCI_DEV(0, 0x01, 0), 0x214); |
| 790 | (reg32 & 0x000f0000) && --timeout;) ; |
| 791 | if (!timeout) |
Stefan Reinauer | c02b4fc | 2010-03-22 11:42:32 +0000 | [diff] [blame] | 792 | printk(BIOS_DEBUG, "timeout!\n"); |
Stefan Reinauer | 278534d | 2008-10-29 04:51:07 +0000 | [diff] [blame] | 793 | else |
Stefan Reinauer | c02b4fc | 2010-03-22 11:42:32 +0000 | [diff] [blame] | 794 | printk(BIOS_DEBUG, "ok\n"); |
Stefan Reinauer | 278534d | 2008-10-29 04:51:07 +0000 | [diff] [blame] | 795 | |
| 796 | /* Finally: Disable the PCI config header */ |
| 797 | reg16 = pci_read_config16(PCI_DEV(0, 0x00, 0), DEVEN); |
| 798 | reg16 &= ~DEVEN_D1F0; |
| 799 | pci_write_config16(PCI_DEV(0, 0x00, 0), DEVEN, reg16); |
| 800 | } |
| 801 | |
| 802 | static void i945_setup_root_complex_topology(void) |
| 803 | { |
| 804 | u32 reg32; |
| 805 | |
Stefan Reinauer | c02b4fc | 2010-03-22 11:42:32 +0000 | [diff] [blame] | 806 | printk(BIOS_DEBUG, "Setting up Root Complex Topology\n"); |
Stefan Reinauer | 278534d | 2008-10-29 04:51:07 +0000 | [diff] [blame] | 807 | /* Egress Port Root Topology */ |
Stefan Reinauer | 30140a5 | 2009-03-11 16:20:39 +0000 | [diff] [blame] | 808 | |
Stefan Reinauer | 278534d | 2008-10-29 04:51:07 +0000 | [diff] [blame] | 809 | reg32 = EPBAR32(EPESD); |
| 810 | reg32 &= 0xff00ffff; |
| 811 | reg32 |= (1 << 16); |
| 812 | EPBAR32(EPESD) = reg32; |
Stefan Reinauer | 30140a5 | 2009-03-11 16:20:39 +0000 | [diff] [blame] | 813 | |
Stefan Reinauer | 24b4df5 | 2010-01-17 13:47:35 +0000 | [diff] [blame] | 814 | EPBAR32(EPLE1D) |= (1 << 16) | (1 << 0); |
Stefan Reinauer | 30140a5 | 2009-03-11 16:20:39 +0000 | [diff] [blame] | 815 | |
| 816 | EPBAR32(EPLE1A) = DEFAULT_DMIBAR; |
Stefan Reinauer | 30140a5 | 2009-03-11 16:20:39 +0000 | [diff] [blame] | 817 | |
Stefan Reinauer | 24b4df5 | 2010-01-17 13:47:35 +0000 | [diff] [blame] | 818 | EPBAR32(EPLE2D) |= (1 << 16) | (1 << 0); |
Stefan Reinauer | 278534d | 2008-10-29 04:51:07 +0000 | [diff] [blame] | 819 | |
| 820 | /* DMI Port Root Topology */ |
Stefan Reinauer | 24b4df5 | 2010-01-17 13:47:35 +0000 | [diff] [blame] | 821 | |
Stefan Reinauer | 278534d | 2008-10-29 04:51:07 +0000 | [diff] [blame] | 822 | reg32 = DMIBAR32(DMILE1D); |
| 823 | reg32 &= 0x00ffffff; |
Stefan Reinauer | 30140a5 | 2009-03-11 16:20:39 +0000 | [diff] [blame] | 824 | |
Stefan Reinauer | 278534d | 2008-10-29 04:51:07 +0000 | [diff] [blame] | 825 | reg32 &= 0xff00ffff; |
| 826 | reg32 |= (2 << 16); |
Stefan Reinauer | 30140a5 | 2009-03-11 16:20:39 +0000 | [diff] [blame] | 827 | |
Stefan Reinauer | 24b4df5 | 2010-01-17 13:47:35 +0000 | [diff] [blame] | 828 | reg32 |= (1 << 0); |
| 829 | DMIBAR32(DMILE1D) = reg32; |
Stefan Reinauer | 30140a5 | 2009-03-11 16:20:39 +0000 | [diff] [blame] | 830 | |
| 831 | DMIBAR32(DMILE1A) = DEFAULT_RCBA; |
| 832 | |
Stefan Reinauer | 24b4df5 | 2010-01-17 13:47:35 +0000 | [diff] [blame] | 833 | DMIBAR32(DMILE2D) |= (1 << 16) | (1 << 0); |
Stefan Reinauer | 30140a5 | 2009-03-11 16:20:39 +0000 | [diff] [blame] | 834 | |
| 835 | DMIBAR32(DMILE2A) = DEFAULT_EPBAR; |
Stefan Reinauer | 278534d | 2008-10-29 04:51:07 +0000 | [diff] [blame] | 836 | |
| 837 | /* PCI Express x16 Port Root Topology */ |
| 838 | if (pci_read_config8(PCI_DEV(0, 0x00, 0), DEVEN) & DEVEN_D1F0) { |
Stefan Reinauer | 30140a5 | 2009-03-11 16:20:39 +0000 | [diff] [blame] | 839 | pcie_write_config32(PCI_DEV(0, 0x01, 0), 0x158, DEFAULT_EPBAR); |
Stefan Reinauer | 278534d | 2008-10-29 04:51:07 +0000 | [diff] [blame] | 840 | reg32 = pcie_read_config32(PCI_DEV(0, 0x01, 0), 0x150); |
| 841 | reg32 |= (1 << 0); |
| 842 | pcie_write_config32(PCI_DEV(0, 0x01, 0), 0x150, reg32); |
| 843 | } |
| 844 | } |
| 845 | |
| 846 | static void ich7_setup_root_complex_topology(void) |
| 847 | { |
| 848 | RCBA32(0x104) = 0x00000802; |
| 849 | RCBA32(0x110) = 0x00000001; |
| 850 | RCBA32(0x114) = 0x00000000; |
| 851 | RCBA32(0x118) = 0x00000000; |
| 852 | } |
| 853 | |
| 854 | static void ich7_setup_pci_express(void) |
| 855 | { |
Stefan Reinauer | 30140a5 | 2009-03-11 16:20:39 +0000 | [diff] [blame] | 856 | RCBA32(CG) |= (1 << 0); |
| 857 | |
Stefan Reinauer | bf264e9 | 2010-05-14 19:09:20 +0000 | [diff] [blame] | 858 | /* Initialize slot power limit for root ports */ |
Stefan Reinauer | 278534d | 2008-10-29 04:51:07 +0000 | [diff] [blame] | 859 | pci_write_config32(PCI_DEV(0, 0x1c, 0), 0x54, 0x00000060); |
Stefan Reinauer | bf264e9 | 2010-05-14 19:09:20 +0000 | [diff] [blame] | 860 | #if 0 |
| 861 | pci_write_config32(PCI_DEV(0, 0x1c, 4), 0x54, 0x00480ce0); |
| 862 | pci_write_config32(PCI_DEV(0, 0x1c, 5), 0x54, 0x00500ce0); |
| 863 | #endif |
Stefan Reinauer | 278534d | 2008-10-29 04:51:07 +0000 | [diff] [blame] | 864 | |
| 865 | pci_write_config32(PCI_DEV(0, 0x1c, 0), 0xd8, 0x00110000); |
| 866 | } |
| 867 | |
Patrick Georgi | d083595 | 2010-10-05 09:07:10 +0000 | [diff] [blame] | 868 | void i945_early_initialization(void) |
Stefan Reinauer | 278534d | 2008-10-29 04:51:07 +0000 | [diff] [blame] | 869 | { |
| 870 | /* Print some chipset specific information */ |
Stefan Reinauer | 71a3d96 | 2009-07-21 21:44:24 +0000 | [diff] [blame] | 871 | switch (pci_read_config32(PCI_DEV(0, 0x00, 0), 0)) { |
Stefan Reinauer | bf264e9 | 2010-05-14 19:09:20 +0000 | [diff] [blame] | 872 | case 0x27708086: /* 82945G/GZ/GC/P/PL */ |
Stefan Reinauer | 71a3d96 | 2009-07-21 21:44:24 +0000 | [diff] [blame] | 873 | i945_detect_chipset(); |
| 874 | break; |
Stefan Reinauer | bf264e9 | 2010-05-14 19:09:20 +0000 | [diff] [blame] | 875 | case 0x27a08086: /* 945GME/GSE */ |
| 876 | case 0x27ac8086: /* 945GM/PM/GMS/GU/GT, 943/940GML */ |
Stefan Reinauer | 71a3d96 | 2009-07-21 21:44:24 +0000 | [diff] [blame] | 877 | i945m_detect_chipset(); |
| 878 | break; |
| 879 | } |
Stefan Reinauer | 278534d | 2008-10-29 04:51:07 +0000 | [diff] [blame] | 880 | |
| 881 | /* Setup all BARs required for early PCIe and raminit */ |
| 882 | i945_setup_bars(); |
| 883 | |
| 884 | /* Change port80 to LPC */ |
| 885 | RCBA32(GCS) &= (~0x04); |
Stefan Reinauer | 30140a5 | 2009-03-11 16:20:39 +0000 | [diff] [blame] | 886 | |
| 887 | /* Just do it that way */ |
| 888 | RCBA32(0x2010) |= (1 << 10); |
Stefan Reinauer | 278534d | 2008-10-29 04:51:07 +0000 | [diff] [blame] | 889 | } |
| 890 | |
Patrick Georgi | d083595 | 2010-10-05 09:07:10 +0000 | [diff] [blame] | 891 | void i945_late_initialization(void) |
Stefan Reinauer | 278534d | 2008-10-29 04:51:07 +0000 | [diff] [blame] | 892 | { |
| 893 | i945_setup_egress_port(); |
| 894 | |
| 895 | ich7_setup_root_complex_topology(); |
| 896 | |
| 897 | ich7_setup_pci_express(); |
| 898 | |
| 899 | ich7_setup_dmi_rcrb(); |
| 900 | |
| 901 | i945_setup_dmi_rcrb(); |
| 902 | |
| 903 | i945_setup_pci_express_x16(); |
| 904 | |
| 905 | i945_setup_root_complex_topology(); |
| 906 | } |
Stefan Reinauer | 71a3d96 | 2009-07-21 21:44:24 +0000 | [diff] [blame] | 907 | |