blob: d1efa5570ee64c61415a29d06e6b96722352783a [file] [log] [blame]
Aamir Bohra3ee54bb2018-10-17 11:55:01 +05301config SOC_INTEL_ICELAKE
2 bool
3 help
4 Intel Icelake support
5
6if SOC_INTEL_ICELAKE
7
8config CPU_SPECIFIC_OPTIONS
9 def_bool y
10 select ACPI_INTEL_HARDWARE_SLEEP_VALUES
Angel Ponsa32df262020-09-25 10:20:11 +020011 select ARCH_ALL_STAGES_X86_32
Aamir Bohra3ee54bb2018-10-17 11:55:01 +053012 select BOOT_DEVICE_SUPPORTS_WRITES
Aamir Bohra3ee54bb2018-10-17 11:55:01 +053013 select CACHE_MRC_SETTINGS
Michael Niewöhner6f1754d2020-09-29 17:26:58 +020014 select CPU_INTEL_COMMON
15 select SET_IA32_FC_LOCK_BIT
Aamir Bohra3ee54bb2018-10-17 11:55:01 +053016 select CPU_INTEL_FIRMWARE_INTERFACE_TABLE
Michael Niewöhnerfe6070f2020-10-04 15:16:04 +020017 select CPU_SUPPORTS_PM_TIMER_EMULATION
Subrata Banikffb83be2019-04-29 13:58:43 +053018 select FSP_M_XIP
Subrata Banik4ed9f9a2020-10-31 22:01:55 +053019 select FSP_STATUS_GLOBAL_RESET_REQUIRED_3
Aamir Bohra3ee54bb2018-10-17 11:55:01 +053020 select GENERIC_GPIO_LIB
21 select HAVE_FSP_GOP
Johanna Schander8a6e0362019-12-08 15:54:09 +010022 select HAVE_INTEL_FSP_REPO
Aamir Bohra3ee54bb2018-10-17 11:55:01 +053023 select INTEL_DESCRIPTOR_MODE_CAPABLE
Aamir Bohra3ee54bb2018-10-17 11:55:01 +053024 select HAVE_SMI_HANDLER
25 select IDT_IN_EVERY_STAGE
Shreesh Chhabbi87c7ec72020-12-03 14:07:15 -080026 select INTEL_CAR_NEM_ENHANCED
Aamir Bohra3ee54bb2018-10-17 11:55:01 +053027 select INTEL_GMA_ACPI
28 select INTEL_GMA_ADD_VBT if RUN_FSP_GOP
29 select IOAPIC
30 select MRC_SETTINGS_PROTECT
31 select PARALLEL_MP
32 select PARALLEL_MP_AP_WORK
Nico Huberf5ca9222018-11-29 17:05:32 +010033 select MICROCODE_BLOB_UNDISCLOSED
Subrata Banik55fb6b42018-12-19 16:50:57 +053034 select PLATFORM_USES_FSP2_1
Jonathan Zhang01e38552020-06-17 16:03:18 -070035 select FSP_PEIM_TO_PEIM_INTERFACE
Aamir Bohra3ee54bb2018-10-17 11:55:01 +053036 select REG_SCRIPT
Aamir Bohra3ee54bb2018-10-17 11:55:01 +053037 select PMC_GLOBAL_RESET_ENABLE_LOCK
Subrata Banik0359d9d2020-09-28 18:43:47 +053038 select PMC_LOW_POWER_MODE_PROGRAM
Michael Niewöhner10ae1cf2020-10-11 14:05:32 +020039 select CPU_INTEL_COMMON
Kyösti Mälkkif5c0d612019-08-14 13:02:41 +030040 select CPU_INTEL_COMMON_SMM
Aamir Bohra3ee54bb2018-10-17 11:55:01 +053041 select SOC_INTEL_COMMON
42 select SOC_INTEL_COMMON_ACPI_WAKE_SOURCE
43 select SOC_INTEL_COMMON_BLOCK
44 select SOC_INTEL_COMMON_BLOCK_ACPI
Michael Niewöhner8a6c34e2021-01-01 21:26:42 +010045 select SOC_INTEL_COMMON_BLOCK_ACPI_LPIT
Subrata Banik21974ab2020-10-31 21:40:43 +053046 select SOC_INTEL_COMMON_BLOCK_CAR
Aamir Bohra3ee54bb2018-10-17 11:55:01 +053047 select SOC_INTEL_COMMON_BLOCK_CHIP_CONFIG
Furquan Shaikh23e88132020-10-08 23:44:20 -070048 select SOC_INTEL_COMMON_BLOCK_CNVI
Aamir Bohra3ee54bb2018-10-17 11:55:01 +053049 select SOC_INTEL_COMMON_BLOCK_CPU
50 select SOC_INTEL_COMMON_BLOCK_CPU_MPINIT
51 select SOC_INTEL_COMMON_BLOCK_GSPI_VERSION_2
52 select SOC_INTEL_COMMON_BLOCK_HDA
53 select SOC_INTEL_COMMON_BLOCK_SA
Duncan Laurie1e066112020-04-08 11:35:52 -070054 select SOC_INTEL_COMMON_BLOCK_SCS
Aamir Bohra3ee54bb2018-10-17 11:55:01 +053055 select SOC_INTEL_COMMON_BLOCK_SMM
56 select SOC_INTEL_COMMON_BLOCK_SMM_IO_TRAP
Subrata Banik2fff3912020-01-16 10:13:28 +053057 select SOC_INTEL_COMMON_BLOCK_THERMAL
Subrata Banik4ed9f9a2020-10-31 22:01:55 +053058 select SOC_INTEL_COMMON_FSP_RESET
Aamir Bohra3ee54bb2018-10-17 11:55:01 +053059 select SOC_INTEL_COMMON_PCH_BASE
60 select SOC_INTEL_COMMON_RESET
61 select SSE2
62 select SUPPORT_CPU_UCODE_IN_CBFS
Aamir Bohra3ee54bb2018-10-17 11:55:01 +053063 select TSC_MONOTONIC_TIMER
64 select UDELAY_TSC
65 select UDK_2017_BINDING
66 select DISPLAY_FSP_VERSION_INFO
Subrata Banika0368a02019-06-04 14:16:02 +053067 select HECI_DISABLE_USING_SMM
Subrata Banik94146002019-11-14 11:30:43 +053068 select USE_INTEL_FSP_TO_CALL_COREBOOT_PUBLISH_MP_PPI
Aamir Bohra3ee54bb2018-10-17 11:55:01 +053069
Aamir Bohra3ee54bb2018-10-17 11:55:01 +053070config DCACHE_RAM_BASE
71 default 0xfef00000
72
73config DCACHE_RAM_SIZE
74 default 0x40000
75 help
76 The size of the cache-as-ram region required during bootblock
77 and/or romstage.
78
79config DCACHE_BSP_STACK_SIZE
80 hex
Subrata Banik645f2442019-11-01 15:21:00 +053081 default 0x20400
Aamir Bohra3ee54bb2018-10-17 11:55:01 +053082 help
83 The amount of anticipated stack usage in CAR by bootblock and
V Sowmya1dcc1702019-10-14 14:42:34 +053084 other stages. In the case of FSP_USES_CB_STACK default value will be
85 sum of FSP-M stack requirement (128KiB) and CB romstage stack requirement (~1KiB).
Aamir Bohra3ee54bb2018-10-17 11:55:01 +053086
Subrata Banik1d260e62019-09-09 13:55:42 +053087config FSP_TEMP_RAM_SIZE
88 hex
Subrata Banik1d260e62019-09-09 13:55:42 +053089 default 0x10000
90 help
91 The amount of anticipated heap usage in CAR by FSP.
92 Refer to Platform FSP integration guide document to know
93 the exact FSP requirement for Heap setup.
94
Aamir Bohra3ee54bb2018-10-17 11:55:01 +053095config IFD_CHIPSET
96 string
97 default "icl"
98
99config IED_REGION_SIZE
100 hex
101 default 0x400000
102
103config HEAP_SIZE
104 hex
105 default 0x8000
106
107config MAX_ROOT_PORTS
108 int
109 default 16
110
111config SMM_TSEG_SIZE
112 hex
113 default 0x800000
114
115config SMM_RESERVED_SIZE
116 hex
117 default 0x200000
118
119config PCR_BASE_ADDRESS
120 hex
121 default 0xfd000000
122 help
123 This option allows you to select MMIO Base Address of sideband bus.
124
Subrata Banik26d706b2018-11-20 13:20:31 +0530125config MMCONF_BASE_ADDRESS
126 hex
127 default 0xc0000000
128
Aamir Bohra3ee54bb2018-10-17 11:55:01 +0530129config CPU_BCLK_MHZ
130 int
131 default 100
132
133config SOC_INTEL_COMMON_BLOCK_GSPI_CLOCK_MHZ
134 int
135 default 120
136
Michael Niewöhnerdadcbfb2020-10-04 14:48:05 +0200137config CPU_XTAL_HZ
138 default 38400000
139
Aamir Bohra3ee54bb2018-10-17 11:55:01 +0530140config DRIVERS_I2C_DESIGNWARE_CLOCK_MHZ
141 int
142 default 133
143
144config SOC_INTEL_COMMON_BLOCK_GSPI_MAX
145 int
146 default 3
147
148config SOC_INTEL_I2C_DEV_MAX
149 int
150 default 6
151
Subrata Banik26d706b2018-11-20 13:20:31 +0530152config SOC_INTEL_UART_DEV_MAX
153 int
154 default 3
155
Nico Huber99954182019-05-29 23:33:06 +0200156config CONSOLE_UART_BASE_ADDRESS
157 hex
158 default 0xfe032000
159 depends on INTEL_LPSS_UART_FOR_CONSOLE
160
Aamir Bohra3ee54bb2018-10-17 11:55:01 +0530161# Clock divider parameters for 115200 baud rate
162config SOC_INTEL_COMMON_LPSS_UART_CLK_M_VAL
163 hex
164 default 0x30
165
166config SOC_INTEL_COMMON_LPSS_UART_CLK_N_VAL
167 hex
168 default 0xc35
169
170config CHROMEOS
171 select CHROMEOS_RAMOOPS_DYNAMIC
172
173config VBOOT
174 select VBOOT_SEPARATE_VERSTAGE
Joel Kitching6672bd82019-04-10 16:06:21 +0800175 select VBOOT_MUST_REQUEST_DISPLAY
Aamir Bohra3ee54bb2018-10-17 11:55:01 +0530176 select VBOOT_STARTS_IN_BOOTBLOCK
177 select VBOOT_VBNV_CMOS
178 select VBOOT_VBNV_CMOS_BACKUP_TO_FLASH
179
180config C_ENV_BOOTBLOCK_SIZE
181 hex
Subrata Banik458297c2019-01-07 14:24:27 +0530182 default 0xC000
Aamir Bohra3ee54bb2018-10-17 11:55:01 +0530183
184config CBFS_SIZE
185 hex
186 default 0x200000
187
Aamir Bohra3ee54bb2018-10-17 11:55:01 +0530188config FSP_HEADER_PATH
Johanna Schanderf538d742019-12-08 11:04:09 +0100189 default "3rdparty/fsp/IceLakeFspBinPkg/Include"
Aamir Bohra3ee54bb2018-10-17 11:55:01 +0530190
191config FSP_FD_PATH
Aamir Bohra3ee54bb2018-10-17 11:55:01 +0530192 default "3rdparty/fsp/IceLakeFspBinPkg/Fsp.fd"
193
Subrata Banik56626cf2020-02-27 19:39:22 +0530194config SOC_INTEL_ICELAKE_DEBUG_CONSENT
195 int "Debug Consent for ICL"
196 # USB DBC is more common for developers so make this default to 3 if
197 # SOC_INTEL_DEBUG_CONSENT=y
198 default 3 if SOC_INTEL_DEBUG_CONSENT
199 default 0
200 help
201 This is to control debug interface on SOC.
202 Setting non-zero value will allow to use DBC or DCI to debug SOC.
203 PlatformDebugConsent in FspmUpd.h has the details.
204
205 Desired platform debug types are
206 0:Disabled, 1:Enabled (DCI OOB+[DbC]), 2:Enabled (DCI OOB),
207 3:Enabled (USB3 DbC), 4:Enabled (XDP/MIPI60), 5:Enabled (USB2 DbC),
208 6:Enable (2-wire DCI OOB), 7:Manual
209
Aamir Bohra3ee54bb2018-10-17 11:55:01 +0530210endif