blob: 464a11bd7e2ccc312c58bba0a193c7dbba3900e9 [file] [log] [blame]
Aamir Bohra3ee54bb2018-10-17 11:55:01 +05301config SOC_INTEL_ICELAKE
2 bool
3 help
4 Intel Icelake support
5
6if SOC_INTEL_ICELAKE
7
8config CPU_SPECIFIC_OPTIONS
9 def_bool y
10 select ACPI_INTEL_HARDWARE_SLEEP_VALUES
Angel Ponsa32df262020-09-25 10:20:11 +020011 select ARCH_ALL_STAGES_X86_32
Aamir Bohra3ee54bb2018-10-17 11:55:01 +053012 select BOOT_DEVICE_SUPPORTS_WRITES
Aamir Bohra3ee54bb2018-10-17 11:55:01 +053013 select CACHE_MRC_SETTINGS
Michael Niewöhner6f1754d2020-09-29 17:26:58 +020014 select CPU_INTEL_COMMON
15 select SET_IA32_FC_LOCK_BIT
Aamir Bohra3ee54bb2018-10-17 11:55:01 +053016 select CPU_INTEL_FIRMWARE_INTERFACE_TABLE
Michael Niewöhnerfe6070f2020-10-04 15:16:04 +020017 select CPU_SUPPORTS_PM_TIMER_EMULATION
Subrata Banikffb83be2019-04-29 13:58:43 +053018 select FSP_M_XIP
Aamir Bohra3ee54bb2018-10-17 11:55:01 +053019 select GENERIC_GPIO_LIB
20 select HAVE_FSP_GOP
Johanna Schander8a6e0362019-12-08 15:54:09 +010021 select HAVE_INTEL_FSP_REPO
Aamir Bohra3ee54bb2018-10-17 11:55:01 +053022 select INTEL_DESCRIPTOR_MODE_CAPABLE
Aamir Bohra3ee54bb2018-10-17 11:55:01 +053023 select HAVE_SMI_HANDLER
24 select IDT_IN_EVERY_STAGE
25 select INTEL_GMA_ACPI
26 select INTEL_GMA_ADD_VBT if RUN_FSP_GOP
27 select IOAPIC
28 select MRC_SETTINGS_PROTECT
29 select PARALLEL_MP
30 select PARALLEL_MP_AP_WORK
Nico Huberf5ca9222018-11-29 17:05:32 +010031 select MICROCODE_BLOB_UNDISCLOSED
Subrata Banik55fb6b42018-12-19 16:50:57 +053032 select PLATFORM_USES_FSP2_1
Jonathan Zhang01e38552020-06-17 16:03:18 -070033 select FSP_PEIM_TO_PEIM_INTERFACE
Aamir Bohra3ee54bb2018-10-17 11:55:01 +053034 select REG_SCRIPT
Aamir Bohra3ee54bb2018-10-17 11:55:01 +053035 select PMC_GLOBAL_RESET_ENABLE_LOCK
Subrata Banik0359d9d2020-09-28 18:43:47 +053036 select PMC_LOW_POWER_MODE_PROGRAM
Michael Niewöhner10ae1cf2020-10-11 14:05:32 +020037 select CPU_INTEL_COMMON
Kyösti Mälkkif5c0d612019-08-14 13:02:41 +030038 select CPU_INTEL_COMMON_SMM
Aamir Bohra3ee54bb2018-10-17 11:55:01 +053039 select SOC_INTEL_COMMON
40 select SOC_INTEL_COMMON_ACPI_WAKE_SOURCE
41 select SOC_INTEL_COMMON_BLOCK
42 select SOC_INTEL_COMMON_BLOCK_ACPI
43 select SOC_INTEL_COMMON_BLOCK_CHIP_CONFIG
Furquan Shaikh23e88132020-10-08 23:44:20 -070044 select SOC_INTEL_COMMON_BLOCK_CNVI
Aamir Bohra3ee54bb2018-10-17 11:55:01 +053045 select SOC_INTEL_COMMON_BLOCK_CPU
46 select SOC_INTEL_COMMON_BLOCK_CPU_MPINIT
47 select SOC_INTEL_COMMON_BLOCK_GSPI_VERSION_2
48 select SOC_INTEL_COMMON_BLOCK_HDA
49 select SOC_INTEL_COMMON_BLOCK_SA
Duncan Laurie1e066112020-04-08 11:35:52 -070050 select SOC_INTEL_COMMON_BLOCK_SCS
Aamir Bohra3ee54bb2018-10-17 11:55:01 +053051 select SOC_INTEL_COMMON_BLOCK_SMM
52 select SOC_INTEL_COMMON_BLOCK_SMM_IO_TRAP
Subrata Banik2fff3912020-01-16 10:13:28 +053053 select SOC_INTEL_COMMON_BLOCK_THERMAL
Aamir Bohra3ee54bb2018-10-17 11:55:01 +053054 select SOC_INTEL_COMMON_PCH_BASE
55 select SOC_INTEL_COMMON_RESET
Arthur Heymansb6768372019-11-11 12:23:19 +010056 select SOC_INTEL_COMMON_BLOCK_CAR
Aamir Bohra3ee54bb2018-10-17 11:55:01 +053057 select SSE2
58 select SUPPORT_CPU_UCODE_IN_CBFS
Aamir Bohra3ee54bb2018-10-17 11:55:01 +053059 select TSC_MONOTONIC_TIMER
60 select UDELAY_TSC
61 select UDK_2017_BINDING
62 select DISPLAY_FSP_VERSION_INFO
Subrata Banika0368a02019-06-04 14:16:02 +053063 select HECI_DISABLE_USING_SMM
Subrata Banik94146002019-11-14 11:30:43 +053064 select USE_INTEL_FSP_TO_CALL_COREBOOT_PUBLISH_MP_PPI
Aamir Bohrac1d227d2020-07-16 09:03:06 +053065 select USE_CAR_NEM_ENHANCED_V1
Aamir Bohra3ee54bb2018-10-17 11:55:01 +053066
Aamir Bohra3ee54bb2018-10-17 11:55:01 +053067config DCACHE_RAM_BASE
68 default 0xfef00000
69
70config DCACHE_RAM_SIZE
71 default 0x40000
72 help
73 The size of the cache-as-ram region required during bootblock
74 and/or romstage.
75
76config DCACHE_BSP_STACK_SIZE
77 hex
Subrata Banik645f2442019-11-01 15:21:00 +053078 default 0x20400
Aamir Bohra3ee54bb2018-10-17 11:55:01 +053079 help
80 The amount of anticipated stack usage in CAR by bootblock and
V Sowmya1dcc1702019-10-14 14:42:34 +053081 other stages. In the case of FSP_USES_CB_STACK default value will be
82 sum of FSP-M stack requirement (128KiB) and CB romstage stack requirement (~1KiB).
Aamir Bohra3ee54bb2018-10-17 11:55:01 +053083
Subrata Banik1d260e62019-09-09 13:55:42 +053084config FSP_TEMP_RAM_SIZE
85 hex
Subrata Banik1d260e62019-09-09 13:55:42 +053086 default 0x10000
87 help
88 The amount of anticipated heap usage in CAR by FSP.
89 Refer to Platform FSP integration guide document to know
90 the exact FSP requirement for Heap setup.
91
Aamir Bohra3ee54bb2018-10-17 11:55:01 +053092config IFD_CHIPSET
93 string
94 default "icl"
95
96config IED_REGION_SIZE
97 hex
98 default 0x400000
99
100config HEAP_SIZE
101 hex
102 default 0x8000
103
104config MAX_ROOT_PORTS
105 int
106 default 16
107
108config SMM_TSEG_SIZE
109 hex
110 default 0x800000
111
112config SMM_RESERVED_SIZE
113 hex
114 default 0x200000
115
116config PCR_BASE_ADDRESS
117 hex
118 default 0xfd000000
119 help
120 This option allows you to select MMIO Base Address of sideband bus.
121
Subrata Banik26d706b2018-11-20 13:20:31 +0530122config MMCONF_BASE_ADDRESS
123 hex
124 default 0xc0000000
125
Aamir Bohra3ee54bb2018-10-17 11:55:01 +0530126config CPU_BCLK_MHZ
127 int
128 default 100
129
130config SOC_INTEL_COMMON_BLOCK_GSPI_CLOCK_MHZ
131 int
132 default 120
133
Michael Niewöhnerdadcbfb2020-10-04 14:48:05 +0200134config CPU_XTAL_HZ
135 default 38400000
136
Aamir Bohra3ee54bb2018-10-17 11:55:01 +0530137config DRIVERS_I2C_DESIGNWARE_CLOCK_MHZ
138 int
139 default 133
140
141config SOC_INTEL_COMMON_BLOCK_GSPI_MAX
142 int
143 default 3
144
145config SOC_INTEL_I2C_DEV_MAX
146 int
147 default 6
148
Subrata Banik26d706b2018-11-20 13:20:31 +0530149config SOC_INTEL_UART_DEV_MAX
150 int
151 default 3
152
Nico Huber99954182019-05-29 23:33:06 +0200153config CONSOLE_UART_BASE_ADDRESS
154 hex
155 default 0xfe032000
156 depends on INTEL_LPSS_UART_FOR_CONSOLE
157
Aamir Bohra3ee54bb2018-10-17 11:55:01 +0530158# Clock divider parameters for 115200 baud rate
159config SOC_INTEL_COMMON_LPSS_UART_CLK_M_VAL
160 hex
161 default 0x30
162
163config SOC_INTEL_COMMON_LPSS_UART_CLK_N_VAL
164 hex
165 default 0xc35
166
167config CHROMEOS
168 select CHROMEOS_RAMOOPS_DYNAMIC
169
170config VBOOT
171 select VBOOT_SEPARATE_VERSTAGE
Joel Kitching6672bd82019-04-10 16:06:21 +0800172 select VBOOT_MUST_REQUEST_DISPLAY
Aamir Bohra3ee54bb2018-10-17 11:55:01 +0530173 select VBOOT_STARTS_IN_BOOTBLOCK
174 select VBOOT_VBNV_CMOS
175 select VBOOT_VBNV_CMOS_BACKUP_TO_FLASH
176
177config C_ENV_BOOTBLOCK_SIZE
178 hex
Subrata Banik458297c2019-01-07 14:24:27 +0530179 default 0xC000
Aamir Bohra3ee54bb2018-10-17 11:55:01 +0530180
181config CBFS_SIZE
182 hex
183 default 0x200000
184
Aamir Bohra3ee54bb2018-10-17 11:55:01 +0530185config FSP_HEADER_PATH
Johanna Schanderf538d742019-12-08 11:04:09 +0100186 default "3rdparty/fsp/IceLakeFspBinPkg/Include"
Aamir Bohra3ee54bb2018-10-17 11:55:01 +0530187
188config FSP_FD_PATH
Aamir Bohra3ee54bb2018-10-17 11:55:01 +0530189 default "3rdparty/fsp/IceLakeFspBinPkg/Fsp.fd"
190
Subrata Banik56626cf2020-02-27 19:39:22 +0530191config SOC_INTEL_ICELAKE_DEBUG_CONSENT
192 int "Debug Consent for ICL"
193 # USB DBC is more common for developers so make this default to 3 if
194 # SOC_INTEL_DEBUG_CONSENT=y
195 default 3 if SOC_INTEL_DEBUG_CONSENT
196 default 0
197 help
198 This is to control debug interface on SOC.
199 Setting non-zero value will allow to use DBC or DCI to debug SOC.
200 PlatformDebugConsent in FspmUpd.h has the details.
201
202 Desired platform debug types are
203 0:Disabled, 1:Enabled (DCI OOB+[DbC]), 2:Enabled (DCI OOB),
204 3:Enabled (USB3 DbC), 4:Enabled (XDP/MIPI60), 5:Enabled (USB2 DbC),
205 6:Enable (2-wire DCI OOB), 7:Manual
206
Subrata Banikb14b55d2019-07-12 18:28:56 +0530207config ENABLE_DISPLAY_OVER_EXT_PCIE_GFX
208 bool "Enable display over external PCIE GFX card"
209 select ALWAYS_LOAD_OPROM
210 help
211 It's possible to bring display through external graphics card over PCIE
212 in coreboot. This option enables graphics initialization with external
213 graphics card.
214
215 Selected by mainboard that runs OpRom to perform display
216 initialization over attached PCIe GFX card.
217
Aamir Bohra3ee54bb2018-10-17 11:55:01 +0530218endif