blob: 57367495ad5c4b48bea2c84fd74ee93bac88cd8d [file] [log] [blame]
Aamir Bohra3ee54bb2018-10-17 11:55:01 +05301config SOC_INTEL_ICELAKE
2 bool
3 help
4 Intel Icelake support
5
6if SOC_INTEL_ICELAKE
7
8config CPU_SPECIFIC_OPTIONS
9 def_bool y
10 select ACPI_INTEL_HARDWARE_SLEEP_VALUES
Angel Ponsa32df262020-09-25 10:20:11 +020011 select ARCH_ALL_STAGES_X86_32
Aamir Bohra3ee54bb2018-10-17 11:55:01 +053012 select BOOT_DEVICE_SUPPORTS_WRITES
Aamir Bohra3ee54bb2018-10-17 11:55:01 +053013 select CACHE_MRC_SETTINGS
Aamir Bohra3ee54bb2018-10-17 11:55:01 +053014 select CPU_INTEL_FIRMWARE_INTERFACE_TABLE
Michael Niewöhnerfe6070f2020-10-04 15:16:04 +020015 select CPU_SUPPORTS_PM_TIMER_EMULATION
Subrata Banikffb83be2019-04-29 13:58:43 +053016 select FSP_M_XIP
Aamir Bohra3ee54bb2018-10-17 11:55:01 +053017 select GENERIC_GPIO_LIB
18 select HAVE_FSP_GOP
Johanna Schander8a6e0362019-12-08 15:54:09 +010019 select HAVE_INTEL_FSP_REPO
Aamir Bohra3ee54bb2018-10-17 11:55:01 +053020 select INTEL_DESCRIPTOR_MODE_CAPABLE
Aamir Bohra3ee54bb2018-10-17 11:55:01 +053021 select HAVE_SMI_HANDLER
22 select IDT_IN_EVERY_STAGE
23 select INTEL_GMA_ACPI
24 select INTEL_GMA_ADD_VBT if RUN_FSP_GOP
25 select IOAPIC
26 select MRC_SETTINGS_PROTECT
27 select PARALLEL_MP
28 select PARALLEL_MP_AP_WORK
Nico Huberf5ca9222018-11-29 17:05:32 +010029 select MICROCODE_BLOB_UNDISCLOSED
Subrata Banik55fb6b42018-12-19 16:50:57 +053030 select PLATFORM_USES_FSP2_1
Jonathan Zhang01e38552020-06-17 16:03:18 -070031 select FSP_PEIM_TO_PEIM_INTERFACE
Aamir Bohra3ee54bb2018-10-17 11:55:01 +053032 select REG_SCRIPT
Aamir Bohra3ee54bb2018-10-17 11:55:01 +053033 select PMC_GLOBAL_RESET_ENABLE_LOCK
Subrata Banik0359d9d2020-09-28 18:43:47 +053034 select PMC_LOW_POWER_MODE_PROGRAM
Michael Niewöhner10ae1cf2020-10-11 14:05:32 +020035 select CPU_INTEL_COMMON
Kyösti Mälkkif5c0d612019-08-14 13:02:41 +030036 select CPU_INTEL_COMMON_SMM
Aamir Bohra3ee54bb2018-10-17 11:55:01 +053037 select SOC_INTEL_COMMON
38 select SOC_INTEL_COMMON_ACPI_WAKE_SOURCE
39 select SOC_INTEL_COMMON_BLOCK
40 select SOC_INTEL_COMMON_BLOCK_ACPI
41 select SOC_INTEL_COMMON_BLOCK_CHIP_CONFIG
42 select SOC_INTEL_COMMON_BLOCK_CPU
43 select SOC_INTEL_COMMON_BLOCK_CPU_MPINIT
44 select SOC_INTEL_COMMON_BLOCK_GSPI_VERSION_2
45 select SOC_INTEL_COMMON_BLOCK_HDA
46 select SOC_INTEL_COMMON_BLOCK_SA
Duncan Laurie1e066112020-04-08 11:35:52 -070047 select SOC_INTEL_COMMON_BLOCK_SCS
Aamir Bohra3ee54bb2018-10-17 11:55:01 +053048 select SOC_INTEL_COMMON_BLOCK_SMM
49 select SOC_INTEL_COMMON_BLOCK_SMM_IO_TRAP
Subrata Banik2fff3912020-01-16 10:13:28 +053050 select SOC_INTEL_COMMON_BLOCK_THERMAL
Aamir Bohra3ee54bb2018-10-17 11:55:01 +053051 select SOC_INTEL_COMMON_PCH_BASE
52 select SOC_INTEL_COMMON_RESET
Arthur Heymansb6768372019-11-11 12:23:19 +010053 select SOC_INTEL_COMMON_BLOCK_CAR
Aamir Bohra3ee54bb2018-10-17 11:55:01 +053054 select SSE2
55 select SUPPORT_CPU_UCODE_IN_CBFS
Aamir Bohra3ee54bb2018-10-17 11:55:01 +053056 select TSC_MONOTONIC_TIMER
57 select UDELAY_TSC
58 select UDK_2017_BINDING
59 select DISPLAY_FSP_VERSION_INFO
Subrata Banika0368a02019-06-04 14:16:02 +053060 select HECI_DISABLE_USING_SMM
Subrata Banik94146002019-11-14 11:30:43 +053061 select USE_INTEL_FSP_TO_CALL_COREBOOT_PUBLISH_MP_PPI
Aamir Bohrac1d227d2020-07-16 09:03:06 +053062 select USE_CAR_NEM_ENHANCED_V1
Aamir Bohra3ee54bb2018-10-17 11:55:01 +053063
Aamir Bohra3ee54bb2018-10-17 11:55:01 +053064config DCACHE_RAM_BASE
65 default 0xfef00000
66
67config DCACHE_RAM_SIZE
68 default 0x40000
69 help
70 The size of the cache-as-ram region required during bootblock
71 and/or romstage.
72
73config DCACHE_BSP_STACK_SIZE
74 hex
Subrata Banik645f2442019-11-01 15:21:00 +053075 default 0x20400
Aamir Bohra3ee54bb2018-10-17 11:55:01 +053076 help
77 The amount of anticipated stack usage in CAR by bootblock and
V Sowmya1dcc1702019-10-14 14:42:34 +053078 other stages. In the case of FSP_USES_CB_STACK default value will be
79 sum of FSP-M stack requirement (128KiB) and CB romstage stack requirement (~1KiB).
Aamir Bohra3ee54bb2018-10-17 11:55:01 +053080
Subrata Banik1d260e62019-09-09 13:55:42 +053081config FSP_TEMP_RAM_SIZE
82 hex
Subrata Banik1d260e62019-09-09 13:55:42 +053083 default 0x10000
84 help
85 The amount of anticipated heap usage in CAR by FSP.
86 Refer to Platform FSP integration guide document to know
87 the exact FSP requirement for Heap setup.
88
Aamir Bohra3ee54bb2018-10-17 11:55:01 +053089config IFD_CHIPSET
90 string
91 default "icl"
92
93config IED_REGION_SIZE
94 hex
95 default 0x400000
96
97config HEAP_SIZE
98 hex
99 default 0x8000
100
101config MAX_ROOT_PORTS
102 int
103 default 16
104
105config SMM_TSEG_SIZE
106 hex
107 default 0x800000
108
109config SMM_RESERVED_SIZE
110 hex
111 default 0x200000
112
113config PCR_BASE_ADDRESS
114 hex
115 default 0xfd000000
116 help
117 This option allows you to select MMIO Base Address of sideband bus.
118
Subrata Banik26d706b2018-11-20 13:20:31 +0530119config MMCONF_BASE_ADDRESS
120 hex
121 default 0xc0000000
122
Aamir Bohra3ee54bb2018-10-17 11:55:01 +0530123config CPU_BCLK_MHZ
124 int
125 default 100
126
127config SOC_INTEL_COMMON_BLOCK_GSPI_CLOCK_MHZ
128 int
129 default 120
130
Michael Niewöhnerdadcbfb2020-10-04 14:48:05 +0200131config CPU_XTAL_HZ
132 default 38400000
133
Aamir Bohra3ee54bb2018-10-17 11:55:01 +0530134config DRIVERS_I2C_DESIGNWARE_CLOCK_MHZ
135 int
136 default 133
137
138config SOC_INTEL_COMMON_BLOCK_GSPI_MAX
139 int
140 default 3
141
142config SOC_INTEL_I2C_DEV_MAX
143 int
144 default 6
145
Subrata Banik26d706b2018-11-20 13:20:31 +0530146config SOC_INTEL_UART_DEV_MAX
147 int
148 default 3
149
Nico Huber99954182019-05-29 23:33:06 +0200150config CONSOLE_UART_BASE_ADDRESS
151 hex
152 default 0xfe032000
153 depends on INTEL_LPSS_UART_FOR_CONSOLE
154
Aamir Bohra3ee54bb2018-10-17 11:55:01 +0530155# Clock divider parameters for 115200 baud rate
156config SOC_INTEL_COMMON_LPSS_UART_CLK_M_VAL
157 hex
158 default 0x30
159
160config SOC_INTEL_COMMON_LPSS_UART_CLK_N_VAL
161 hex
162 default 0xc35
163
164config CHROMEOS
165 select CHROMEOS_RAMOOPS_DYNAMIC
166
167config VBOOT
168 select VBOOT_SEPARATE_VERSTAGE
Joel Kitching6672bd82019-04-10 16:06:21 +0800169 select VBOOT_MUST_REQUEST_DISPLAY
Aamir Bohra3ee54bb2018-10-17 11:55:01 +0530170 select VBOOT_STARTS_IN_BOOTBLOCK
171 select VBOOT_VBNV_CMOS
172 select VBOOT_VBNV_CMOS_BACKUP_TO_FLASH
173
174config C_ENV_BOOTBLOCK_SIZE
175 hex
Subrata Banik458297c2019-01-07 14:24:27 +0530176 default 0xC000
Aamir Bohra3ee54bb2018-10-17 11:55:01 +0530177
178config CBFS_SIZE
179 hex
180 default 0x200000
181
Aamir Bohra3ee54bb2018-10-17 11:55:01 +0530182config FSP_HEADER_PATH
Johanna Schanderf538d742019-12-08 11:04:09 +0100183 default "3rdparty/fsp/IceLakeFspBinPkg/Include"
Aamir Bohra3ee54bb2018-10-17 11:55:01 +0530184
185config FSP_FD_PATH
Aamir Bohra3ee54bb2018-10-17 11:55:01 +0530186 default "3rdparty/fsp/IceLakeFspBinPkg/Fsp.fd"
187
Subrata Banik56626cf2020-02-27 19:39:22 +0530188config SOC_INTEL_ICELAKE_DEBUG_CONSENT
189 int "Debug Consent for ICL"
190 # USB DBC is more common for developers so make this default to 3 if
191 # SOC_INTEL_DEBUG_CONSENT=y
192 default 3 if SOC_INTEL_DEBUG_CONSENT
193 default 0
194 help
195 This is to control debug interface on SOC.
196 Setting non-zero value will allow to use DBC or DCI to debug SOC.
197 PlatformDebugConsent in FspmUpd.h has the details.
198
199 Desired platform debug types are
200 0:Disabled, 1:Enabled (DCI OOB+[DbC]), 2:Enabled (DCI OOB),
201 3:Enabled (USB3 DbC), 4:Enabled (XDP/MIPI60), 5:Enabled (USB2 DbC),
202 6:Enable (2-wire DCI OOB), 7:Manual
203
Subrata Banikb14b55d2019-07-12 18:28:56 +0530204config ENABLE_DISPLAY_OVER_EXT_PCIE_GFX
205 bool "Enable display over external PCIE GFX card"
206 select ALWAYS_LOAD_OPROM
207 help
208 It's possible to bring display through external graphics card over PCIE
209 in coreboot. This option enables graphics initialization with external
210 graphics card.
211
212 Selected by mainboard that runs OpRom to perform display
213 initialization over attached PCIe GFX card.
214
Aamir Bohra3ee54bb2018-10-17 11:55:01 +0530215endif