Aamir Bohra | 3ee54bb | 2018-10-17 11:55:01 +0530 | [diff] [blame] | 1 | config SOC_INTEL_ICELAKE |
| 2 | bool |
| 3 | help |
| 4 | Intel Icelake support |
| 5 | |
| 6 | if SOC_INTEL_ICELAKE |
| 7 | |
| 8 | config CPU_SPECIFIC_OPTIONS |
| 9 | def_bool y |
| 10 | select ACPI_INTEL_HARDWARE_SLEEP_VALUES |
Angel Pons | a32df26 | 2020-09-25 10:20:11 +0200 | [diff] [blame] | 11 | select ARCH_ALL_STAGES_X86_32 |
Aamir Bohra | 3ee54bb | 2018-10-17 11:55:01 +0530 | [diff] [blame] | 12 | select BOOT_DEVICE_SUPPORTS_WRITES |
Aamir Bohra | 3ee54bb | 2018-10-17 11:55:01 +0530 | [diff] [blame] | 13 | select CACHE_MRC_SETTINGS |
Michael Niewöhner | 6f1754d | 2020-09-29 17:26:58 +0200 | [diff] [blame] | 14 | select CPU_INTEL_COMMON |
| 15 | select SET_IA32_FC_LOCK_BIT |
Aamir Bohra | 3ee54bb | 2018-10-17 11:55:01 +0530 | [diff] [blame] | 16 | select CPU_INTEL_FIRMWARE_INTERFACE_TABLE |
Michael Niewöhner | fe6070f | 2020-10-04 15:16:04 +0200 | [diff] [blame] | 17 | select CPU_SUPPORTS_PM_TIMER_EMULATION |
Subrata Banik | ffb83be | 2019-04-29 13:58:43 +0530 | [diff] [blame] | 18 | select FSP_M_XIP |
Subrata Banik | 4ed9f9a | 2020-10-31 22:01:55 +0530 | [diff] [blame] | 19 | select FSP_STATUS_GLOBAL_RESET_REQUIRED_3 |
Aamir Bohra | 3ee54bb | 2018-10-17 11:55:01 +0530 | [diff] [blame] | 20 | select GENERIC_GPIO_LIB |
| 21 | select HAVE_FSP_GOP |
Johanna Schander | 8a6e036 | 2019-12-08 15:54:09 +0100 | [diff] [blame] | 22 | select HAVE_INTEL_FSP_REPO |
Aamir Bohra | 3ee54bb | 2018-10-17 11:55:01 +0530 | [diff] [blame] | 23 | select INTEL_DESCRIPTOR_MODE_CAPABLE |
Aamir Bohra | 3ee54bb | 2018-10-17 11:55:01 +0530 | [diff] [blame] | 24 | select HAVE_SMI_HANDLER |
| 25 | select IDT_IN_EVERY_STAGE |
Shreesh Chhabbi | 87c7ec7 | 2020-12-03 14:07:15 -0800 | [diff] [blame] | 26 | select INTEL_CAR_NEM_ENHANCED |
Aamir Bohra | 3ee54bb | 2018-10-17 11:55:01 +0530 | [diff] [blame] | 27 | select INTEL_GMA_ACPI |
| 28 | select INTEL_GMA_ADD_VBT if RUN_FSP_GOP |
| 29 | select IOAPIC |
| 30 | select MRC_SETTINGS_PROTECT |
| 31 | select PARALLEL_MP |
| 32 | select PARALLEL_MP_AP_WORK |
Nico Huber | f5ca922 | 2018-11-29 17:05:32 +0100 | [diff] [blame] | 33 | select MICROCODE_BLOB_UNDISCLOSED |
Subrata Banik | 55fb6b4 | 2018-12-19 16:50:57 +0530 | [diff] [blame] | 34 | select PLATFORM_USES_FSP2_1 |
Jonathan Zhang | 01e3855 | 2020-06-17 16:03:18 -0700 | [diff] [blame] | 35 | select FSP_PEIM_TO_PEIM_INTERFACE |
Aamir Bohra | 3ee54bb | 2018-10-17 11:55:01 +0530 | [diff] [blame] | 36 | select REG_SCRIPT |
Aamir Bohra | 3ee54bb | 2018-10-17 11:55:01 +0530 | [diff] [blame] | 37 | select PMC_GLOBAL_RESET_ENABLE_LOCK |
Subrata Banik | 0359d9d | 2020-09-28 18:43:47 +0530 | [diff] [blame] | 38 | select PMC_LOW_POWER_MODE_PROGRAM |
Michael Niewöhner | 10ae1cf | 2020-10-11 14:05:32 +0200 | [diff] [blame] | 39 | select CPU_INTEL_COMMON |
Kyösti Mälkki | f5c0d61 | 2019-08-14 13:02:41 +0300 | [diff] [blame] | 40 | select CPU_INTEL_COMMON_SMM |
Aamir Bohra | 3ee54bb | 2018-10-17 11:55:01 +0530 | [diff] [blame] | 41 | select SOC_INTEL_COMMON |
| 42 | select SOC_INTEL_COMMON_ACPI_WAKE_SOURCE |
| 43 | select SOC_INTEL_COMMON_BLOCK |
| 44 | select SOC_INTEL_COMMON_BLOCK_ACPI |
Subrata Banik | 21974ab | 2020-10-31 21:40:43 +0530 | [diff] [blame] | 45 | select SOC_INTEL_COMMON_BLOCK_CAR |
Aamir Bohra | 3ee54bb | 2018-10-17 11:55:01 +0530 | [diff] [blame] | 46 | select SOC_INTEL_COMMON_BLOCK_CHIP_CONFIG |
Furquan Shaikh | 23e8813 | 2020-10-08 23:44:20 -0700 | [diff] [blame] | 47 | select SOC_INTEL_COMMON_BLOCK_CNVI |
Aamir Bohra | 3ee54bb | 2018-10-17 11:55:01 +0530 | [diff] [blame] | 48 | select SOC_INTEL_COMMON_BLOCK_CPU |
| 49 | select SOC_INTEL_COMMON_BLOCK_CPU_MPINIT |
| 50 | select SOC_INTEL_COMMON_BLOCK_GSPI_VERSION_2 |
| 51 | select SOC_INTEL_COMMON_BLOCK_HDA |
| 52 | select SOC_INTEL_COMMON_BLOCK_SA |
Duncan Laurie | 1e06611 | 2020-04-08 11:35:52 -0700 | [diff] [blame] | 53 | select SOC_INTEL_COMMON_BLOCK_SCS |
Aamir Bohra | 3ee54bb | 2018-10-17 11:55:01 +0530 | [diff] [blame] | 54 | select SOC_INTEL_COMMON_BLOCK_SMM |
| 55 | select SOC_INTEL_COMMON_BLOCK_SMM_IO_TRAP |
Subrata Banik | 2fff391 | 2020-01-16 10:13:28 +0530 | [diff] [blame] | 56 | select SOC_INTEL_COMMON_BLOCK_THERMAL |
Subrata Banik | 4ed9f9a | 2020-10-31 22:01:55 +0530 | [diff] [blame] | 57 | select SOC_INTEL_COMMON_FSP_RESET |
Aamir Bohra | 3ee54bb | 2018-10-17 11:55:01 +0530 | [diff] [blame] | 58 | select SOC_INTEL_COMMON_PCH_BASE |
| 59 | select SOC_INTEL_COMMON_RESET |
| 60 | select SSE2 |
| 61 | select SUPPORT_CPU_UCODE_IN_CBFS |
Aamir Bohra | 3ee54bb | 2018-10-17 11:55:01 +0530 | [diff] [blame] | 62 | select TSC_MONOTONIC_TIMER |
| 63 | select UDELAY_TSC |
| 64 | select UDK_2017_BINDING |
| 65 | select DISPLAY_FSP_VERSION_INFO |
Subrata Banik | a0368a0 | 2019-06-04 14:16:02 +0530 | [diff] [blame] | 66 | select HECI_DISABLE_USING_SMM |
Subrata Banik | 9414600 | 2019-11-14 11:30:43 +0530 | [diff] [blame] | 67 | select USE_INTEL_FSP_TO_CALL_COREBOOT_PUBLISH_MP_PPI |
Aamir Bohra | 3ee54bb | 2018-10-17 11:55:01 +0530 | [diff] [blame] | 68 | |
Aamir Bohra | 3ee54bb | 2018-10-17 11:55:01 +0530 | [diff] [blame] | 69 | config DCACHE_RAM_BASE |
| 70 | default 0xfef00000 |
| 71 | |
| 72 | config DCACHE_RAM_SIZE |
| 73 | default 0x40000 |
| 74 | help |
| 75 | The size of the cache-as-ram region required during bootblock |
| 76 | and/or romstage. |
| 77 | |
| 78 | config DCACHE_BSP_STACK_SIZE |
| 79 | hex |
Subrata Banik | 645f244 | 2019-11-01 15:21:00 +0530 | [diff] [blame] | 80 | default 0x20400 |
Aamir Bohra | 3ee54bb | 2018-10-17 11:55:01 +0530 | [diff] [blame] | 81 | help |
| 82 | The amount of anticipated stack usage in CAR by bootblock and |
V Sowmya | 1dcc170 | 2019-10-14 14:42:34 +0530 | [diff] [blame] | 83 | other stages. In the case of FSP_USES_CB_STACK default value will be |
| 84 | sum of FSP-M stack requirement (128KiB) and CB romstage stack requirement (~1KiB). |
Aamir Bohra | 3ee54bb | 2018-10-17 11:55:01 +0530 | [diff] [blame] | 85 | |
Subrata Banik | 1d260e6 | 2019-09-09 13:55:42 +0530 | [diff] [blame] | 86 | config FSP_TEMP_RAM_SIZE |
| 87 | hex |
Subrata Banik | 1d260e6 | 2019-09-09 13:55:42 +0530 | [diff] [blame] | 88 | default 0x10000 |
| 89 | help |
| 90 | The amount of anticipated heap usage in CAR by FSP. |
| 91 | Refer to Platform FSP integration guide document to know |
| 92 | the exact FSP requirement for Heap setup. |
| 93 | |
Aamir Bohra | 3ee54bb | 2018-10-17 11:55:01 +0530 | [diff] [blame] | 94 | config IFD_CHIPSET |
| 95 | string |
| 96 | default "icl" |
| 97 | |
| 98 | config IED_REGION_SIZE |
| 99 | hex |
| 100 | default 0x400000 |
| 101 | |
| 102 | config HEAP_SIZE |
| 103 | hex |
| 104 | default 0x8000 |
| 105 | |
| 106 | config MAX_ROOT_PORTS |
| 107 | int |
| 108 | default 16 |
| 109 | |
| 110 | config SMM_TSEG_SIZE |
| 111 | hex |
| 112 | default 0x800000 |
| 113 | |
| 114 | config SMM_RESERVED_SIZE |
| 115 | hex |
| 116 | default 0x200000 |
| 117 | |
| 118 | config PCR_BASE_ADDRESS |
| 119 | hex |
| 120 | default 0xfd000000 |
| 121 | help |
| 122 | This option allows you to select MMIO Base Address of sideband bus. |
| 123 | |
Subrata Banik | 26d706b | 2018-11-20 13:20:31 +0530 | [diff] [blame] | 124 | config MMCONF_BASE_ADDRESS |
| 125 | hex |
| 126 | default 0xc0000000 |
| 127 | |
Aamir Bohra | 3ee54bb | 2018-10-17 11:55:01 +0530 | [diff] [blame] | 128 | config CPU_BCLK_MHZ |
| 129 | int |
| 130 | default 100 |
| 131 | |
| 132 | config SOC_INTEL_COMMON_BLOCK_GSPI_CLOCK_MHZ |
| 133 | int |
| 134 | default 120 |
| 135 | |
Michael Niewöhner | dadcbfb | 2020-10-04 14:48:05 +0200 | [diff] [blame] | 136 | config CPU_XTAL_HZ |
| 137 | default 38400000 |
| 138 | |
Aamir Bohra | 3ee54bb | 2018-10-17 11:55:01 +0530 | [diff] [blame] | 139 | config DRIVERS_I2C_DESIGNWARE_CLOCK_MHZ |
| 140 | int |
| 141 | default 133 |
| 142 | |
| 143 | config SOC_INTEL_COMMON_BLOCK_GSPI_MAX |
| 144 | int |
| 145 | default 3 |
| 146 | |
| 147 | config SOC_INTEL_I2C_DEV_MAX |
| 148 | int |
| 149 | default 6 |
| 150 | |
Subrata Banik | 26d706b | 2018-11-20 13:20:31 +0530 | [diff] [blame] | 151 | config SOC_INTEL_UART_DEV_MAX |
| 152 | int |
| 153 | default 3 |
| 154 | |
Nico Huber | 9995418 | 2019-05-29 23:33:06 +0200 | [diff] [blame] | 155 | config CONSOLE_UART_BASE_ADDRESS |
| 156 | hex |
| 157 | default 0xfe032000 |
| 158 | depends on INTEL_LPSS_UART_FOR_CONSOLE |
| 159 | |
Aamir Bohra | 3ee54bb | 2018-10-17 11:55:01 +0530 | [diff] [blame] | 160 | # Clock divider parameters for 115200 baud rate |
| 161 | config SOC_INTEL_COMMON_LPSS_UART_CLK_M_VAL |
| 162 | hex |
| 163 | default 0x30 |
| 164 | |
| 165 | config SOC_INTEL_COMMON_LPSS_UART_CLK_N_VAL |
| 166 | hex |
| 167 | default 0xc35 |
| 168 | |
| 169 | config CHROMEOS |
| 170 | select CHROMEOS_RAMOOPS_DYNAMIC |
| 171 | |
| 172 | config VBOOT |
| 173 | select VBOOT_SEPARATE_VERSTAGE |
Joel Kitching | 6672bd8 | 2019-04-10 16:06:21 +0800 | [diff] [blame] | 174 | select VBOOT_MUST_REQUEST_DISPLAY |
Aamir Bohra | 3ee54bb | 2018-10-17 11:55:01 +0530 | [diff] [blame] | 175 | select VBOOT_STARTS_IN_BOOTBLOCK |
| 176 | select VBOOT_VBNV_CMOS |
| 177 | select VBOOT_VBNV_CMOS_BACKUP_TO_FLASH |
| 178 | |
| 179 | config C_ENV_BOOTBLOCK_SIZE |
| 180 | hex |
Subrata Banik | 458297c | 2019-01-07 14:24:27 +0530 | [diff] [blame] | 181 | default 0xC000 |
Aamir Bohra | 3ee54bb | 2018-10-17 11:55:01 +0530 | [diff] [blame] | 182 | |
| 183 | config CBFS_SIZE |
| 184 | hex |
| 185 | default 0x200000 |
| 186 | |
Aamir Bohra | 3ee54bb | 2018-10-17 11:55:01 +0530 | [diff] [blame] | 187 | config FSP_HEADER_PATH |
Johanna Schander | f538d74 | 2019-12-08 11:04:09 +0100 | [diff] [blame] | 188 | default "3rdparty/fsp/IceLakeFspBinPkg/Include" |
Aamir Bohra | 3ee54bb | 2018-10-17 11:55:01 +0530 | [diff] [blame] | 189 | |
| 190 | config FSP_FD_PATH |
Aamir Bohra | 3ee54bb | 2018-10-17 11:55:01 +0530 | [diff] [blame] | 191 | default "3rdparty/fsp/IceLakeFspBinPkg/Fsp.fd" |
| 192 | |
Subrata Banik | 56626cf | 2020-02-27 19:39:22 +0530 | [diff] [blame] | 193 | config SOC_INTEL_ICELAKE_DEBUG_CONSENT |
| 194 | int "Debug Consent for ICL" |
| 195 | # USB DBC is more common for developers so make this default to 3 if |
| 196 | # SOC_INTEL_DEBUG_CONSENT=y |
| 197 | default 3 if SOC_INTEL_DEBUG_CONSENT |
| 198 | default 0 |
| 199 | help |
| 200 | This is to control debug interface on SOC. |
| 201 | Setting non-zero value will allow to use DBC or DCI to debug SOC. |
| 202 | PlatformDebugConsent in FspmUpd.h has the details. |
| 203 | |
| 204 | Desired platform debug types are |
| 205 | 0:Disabled, 1:Enabled (DCI OOB+[DbC]), 2:Enabled (DCI OOB), |
| 206 | 3:Enabled (USB3 DbC), 4:Enabled (XDP/MIPI60), 5:Enabled (USB2 DbC), |
| 207 | 6:Enable (2-wire DCI OOB), 7:Manual |
| 208 | |
Aamir Bohra | 3ee54bb | 2018-10-17 11:55:01 +0530 | [diff] [blame] | 209 | endif |