blob: aca73faae94f522f7aa188b09c2c37c395ce00b7 [file] [log] [blame]
Aamir Bohra3ee54bb2018-10-17 11:55:01 +05301config SOC_INTEL_ICELAKE
2 bool
3 help
4 Intel Icelake support
5
6if SOC_INTEL_ICELAKE
7
8config CPU_SPECIFIC_OPTIONS
9 def_bool y
10 select ACPI_INTEL_HARDWARE_SLEEP_VALUES
Angel Pons8e035e32021-06-22 12:58:20 +020011 select ARCH_X86
Aamir Bohra3ee54bb2018-10-17 11:55:01 +053012 select BOOT_DEVICE_SUPPORTS_WRITES
Aamir Bohra3ee54bb2018-10-17 11:55:01 +053013 select CACHE_MRC_SETTINGS
Michael Niewöhner6f1754d2020-09-29 17:26:58 +020014 select SET_IA32_FC_LOCK_BIT
Aamir Bohra3ee54bb2018-10-17 11:55:01 +053015 select CPU_INTEL_FIRMWARE_INTERFACE_TABLE
Michael Niewöhnerfe6070f2020-10-04 15:16:04 +020016 select CPU_SUPPORTS_PM_TIMER_EMULATION
Subrata Banik34f26b22022-02-10 12:38:02 +053017 select DISPLAY_FSP_VERSION_INFO
Sean Rhodes7bbc9a52022-07-18 11:31:00 +010018 select EDK2_CPU_TIMER_LIB if PAYLOAD_EDK2
Subrata Banikffb83be2019-04-29 13:58:43 +053019 select FSP_M_XIP
Subrata Banik4ed9f9a2020-10-31 22:01:55 +053020 select FSP_STATUS_GLOBAL_RESET_REQUIRED_3
Aamir Bohra3ee54bb2018-10-17 11:55:01 +053021 select GENERIC_GPIO_LIB
22 select HAVE_FSP_GOP
Johanna Schander8a6e0362019-12-08 15:54:09 +010023 select HAVE_INTEL_FSP_REPO
Aamir Bohra3ee54bb2018-10-17 11:55:01 +053024 select INTEL_DESCRIPTOR_MODE_CAPABLE
Aamir Bohra3ee54bb2018-10-17 11:55:01 +053025 select HAVE_SMI_HANDLER
26 select IDT_IN_EVERY_STAGE
Shreesh Chhabbi87c7ec72020-12-03 14:07:15 -080027 select INTEL_CAR_NEM_ENHANCED
Aamir Bohra3ee54bb2018-10-17 11:55:01 +053028 select INTEL_GMA_ACPI
29 select INTEL_GMA_ADD_VBT if RUN_FSP_GOP
Aamir Bohra30cca6c2021-02-04 20:57:51 +053030 select MP_SERVICES_PPI_V1
Aamir Bohra3ee54bb2018-10-17 11:55:01 +053031 select MRC_SETTINGS_PROTECT
Aamir Bohra3ee54bb2018-10-17 11:55:01 +053032 select PARALLEL_MP_AP_WORK
Nico Huberf5ca9222018-11-29 17:05:32 +010033 select MICROCODE_BLOB_UNDISCLOSED
Subrata Banik55fb6b42018-12-19 16:50:57 +053034 select PLATFORM_USES_FSP2_1
Aamir Bohra3ee54bb2018-10-17 11:55:01 +053035 select PMC_GLOBAL_RESET_ENABLE_LOCK
Michael Niewöhner10ae1cf2020-10-11 14:05:32 +020036 select CPU_INTEL_COMMON
Aamir Bohra3ee54bb2018-10-17 11:55:01 +053037 select SOC_INTEL_COMMON
38 select SOC_INTEL_COMMON_ACPI_WAKE_SOURCE
39 select SOC_INTEL_COMMON_BLOCK
40 select SOC_INTEL_COMMON_BLOCK_ACPI
Michael Niewöhner02275be2020-11-12 23:50:37 +010041 select SOC_INTEL_COMMON_BLOCK_ACPI_CPPC
Michael Niewöhner8a6c34e2021-01-01 21:26:42 +010042 select SOC_INTEL_COMMON_BLOCK_ACPI_LPIT
Arthur Heymans05592ff2021-10-27 20:58:32 +020043 select SOC_INTEL_COMMON_BLOCK_ACPI_GPIO
Subrata Banik21974ab2020-10-31 21:40:43 +053044 select SOC_INTEL_COMMON_BLOCK_CAR
Aamir Bohra3ee54bb2018-10-17 11:55:01 +053045 select SOC_INTEL_COMMON_BLOCK_CHIP_CONFIG
Furquan Shaikh23e88132020-10-08 23:44:20 -070046 select SOC_INTEL_COMMON_BLOCK_CNVI
Aamir Bohra3ee54bb2018-10-17 11:55:01 +053047 select SOC_INTEL_COMMON_BLOCK_CPU
48 select SOC_INTEL_COMMON_BLOCK_CPU_MPINIT
Angel Ponsa4cd9112021-02-19 19:23:38 +010049 select SOC_INTEL_COMMON_BLOCK_CPU_SMMRELOCATE
Aamir Bohra3ee54bb2018-10-17 11:55:01 +053050 select SOC_INTEL_COMMON_BLOCK_GSPI_VERSION_2
51 select SOC_INTEL_COMMON_BLOCK_HDA
52 select SOC_INTEL_COMMON_BLOCK_SA
Duncan Laurie1e066112020-04-08 11:35:52 -070053 select SOC_INTEL_COMMON_BLOCK_SCS
Aamir Bohra3ee54bb2018-10-17 11:55:01 +053054 select SOC_INTEL_COMMON_BLOCK_SMM
55 select SOC_INTEL_COMMON_BLOCK_SMM_IO_TRAP
Subrata Banik281e2c12021-11-21 01:38:13 +053056 select SOC_INTEL_COMMON_BLOCK_THERMAL_PCI_DEV
Subrata Banik4ed9f9a2020-10-31 22:01:55 +053057 select SOC_INTEL_COMMON_FSP_RESET
Angel Ponseb90c512022-07-18 14:41:24 +020058 select SOC_INTEL_COMMON_PCH_CLIENT
Aamir Bohra3ee54bb2018-10-17 11:55:01 +053059 select SOC_INTEL_COMMON_RESET
Subrata Banikaf27ac22022-02-18 00:44:15 +053060 select SOC_INTEL_MEM_MAPPED_PM_CONFIGURATION
Aamir Bohra3ee54bb2018-10-17 11:55:01 +053061 select SSE2
62 select SUPPORT_CPU_UCODE_IN_CBFS
Aamir Bohra3ee54bb2018-10-17 11:55:01 +053063 select TSC_MONOTONIC_TIMER
64 select UDELAY_TSC
65 select UDK_2017_BINDING
Subrata Banik34f26b22022-02-10 12:38:02 +053066 select USE_FSP_NOTIFY_PHASE_POST_PCI_ENUM
67 select USE_FSP_NOTIFY_PHASE_READY_TO_BOOT
68 select USE_FSP_NOTIFY_PHASE_END_OF_FIRMWARE
Subrata Banik94146002019-11-14 11:30:43 +053069 select USE_INTEL_FSP_TO_CALL_COREBOOT_PUBLISH_MP_PPI
Aamir Bohra3ee54bb2018-10-17 11:55:01 +053070
Subrata Banikcef67702022-01-03 19:19:41 +000071config DISABLE_HECI1_AT_PRE_BOOT
72 default y if MAINBOARD_HAS_CHROMEOS
73 select HECI_DISABLE_USING_SMM
74
Aamir Bohra3ee54bb2018-10-17 11:55:01 +053075config DCACHE_RAM_BASE
76 default 0xfef00000
77
78config DCACHE_RAM_SIZE
79 default 0x40000
80 help
81 The size of the cache-as-ram region required during bootblock
82 and/or romstage.
83
84config DCACHE_BSP_STACK_SIZE
85 hex
Subrata Banik645f2442019-11-01 15:21:00 +053086 default 0x20400
Aamir Bohra3ee54bb2018-10-17 11:55:01 +053087 help
88 The amount of anticipated stack usage in CAR by bootblock and
V Sowmya1dcc1702019-10-14 14:42:34 +053089 other stages. In the case of FSP_USES_CB_STACK default value will be
90 sum of FSP-M stack requirement (128KiB) and CB romstage stack requirement (~1KiB).
Aamir Bohra3ee54bb2018-10-17 11:55:01 +053091
Subrata Banik1d260e62019-09-09 13:55:42 +053092config FSP_TEMP_RAM_SIZE
93 hex
Subrata Banik1d260e62019-09-09 13:55:42 +053094 default 0x10000
95 help
96 The amount of anticipated heap usage in CAR by FSP.
97 Refer to Platform FSP integration guide document to know
98 the exact FSP requirement for Heap setup.
99
Aamir Bohra3ee54bb2018-10-17 11:55:01 +0530100config IFD_CHIPSET
101 string
102 default "icl"
103
104config IED_REGION_SIZE
105 hex
106 default 0x400000
107
108config HEAP_SIZE
109 hex
110 default 0x8000
111
112config MAX_ROOT_PORTS
113 int
114 default 16
115
116config SMM_TSEG_SIZE
117 hex
118 default 0x800000
119
120config SMM_RESERVED_SIZE
121 hex
122 default 0x200000
123
124config PCR_BASE_ADDRESS
125 hex
126 default 0xfd000000
127 help
128 This option allows you to select MMIO Base Address of sideband bus.
129
Shelley Chen4e9bb332021-10-20 15:43:45 -0700130config ECAM_MMCONF_BASE_ADDRESS
Subrata Banik26d706b2018-11-20 13:20:31 +0530131 default 0xc0000000
132
Aamir Bohra3ee54bb2018-10-17 11:55:01 +0530133config CPU_BCLK_MHZ
134 int
135 default 100
136
137config SOC_INTEL_COMMON_BLOCK_GSPI_CLOCK_MHZ
138 int
139 default 120
140
Michael Niewöhnerdadcbfb2020-10-04 14:48:05 +0200141config CPU_XTAL_HZ
142 default 38400000
143
Aamir Bohra3ee54bb2018-10-17 11:55:01 +0530144config DRIVERS_I2C_DESIGNWARE_CLOCK_MHZ
145 int
146 default 133
147
148config SOC_INTEL_COMMON_BLOCK_GSPI_MAX
149 int
150 default 3
151
152config SOC_INTEL_I2C_DEV_MAX
153 int
154 default 6
155
Subrata Banik26d706b2018-11-20 13:20:31 +0530156config SOC_INTEL_UART_DEV_MAX
157 int
158 default 3
159
Nico Huber99954182019-05-29 23:33:06 +0200160config CONSOLE_UART_BASE_ADDRESS
161 hex
162 default 0xfe032000
163 depends on INTEL_LPSS_UART_FOR_CONSOLE
164
Aamir Bohra3ee54bb2018-10-17 11:55:01 +0530165# Clock divider parameters for 115200 baud rate
166config SOC_INTEL_COMMON_LPSS_UART_CLK_M_VAL
167 hex
168 default 0x30
169
170config SOC_INTEL_COMMON_LPSS_UART_CLK_N_VAL
171 hex
172 default 0xc35
173
Aamir Bohra3ee54bb2018-10-17 11:55:01 +0530174config VBOOT
Joel Kitching6672bd82019-04-10 16:06:21 +0800175 select VBOOT_MUST_REQUEST_DISPLAY
Aamir Bohra3ee54bb2018-10-17 11:55:01 +0530176 select VBOOT_STARTS_IN_BOOTBLOCK
177 select VBOOT_VBNV_CMOS
178 select VBOOT_VBNV_CMOS_BACKUP_TO_FLASH
179
Aamir Bohra3ee54bb2018-10-17 11:55:01 +0530180config CBFS_SIZE
Aamir Bohra3ee54bb2018-10-17 11:55:01 +0530181 default 0x200000
182
Aamir Bohra3ee54bb2018-10-17 11:55:01 +0530183config FSP_HEADER_PATH
Johanna Schanderf538d742019-12-08 11:04:09 +0100184 default "3rdparty/fsp/IceLakeFspBinPkg/Include"
Aamir Bohra3ee54bb2018-10-17 11:55:01 +0530185
186config FSP_FD_PATH
Aamir Bohra3ee54bb2018-10-17 11:55:01 +0530187 default "3rdparty/fsp/IceLakeFspBinPkg/Fsp.fd"
188
Subrata Banik56626cf2020-02-27 19:39:22 +0530189config SOC_INTEL_ICELAKE_DEBUG_CONSENT
190 int "Debug Consent for ICL"
191 # USB DBC is more common for developers so make this default to 3 if
192 # SOC_INTEL_DEBUG_CONSENT=y
193 default 3 if SOC_INTEL_DEBUG_CONSENT
194 default 0
195 help
196 This is to control debug interface on SOC.
197 Setting non-zero value will allow to use DBC or DCI to debug SOC.
198 PlatformDebugConsent in FspmUpd.h has the details.
199
200 Desired platform debug types are
201 0:Disabled, 1:Enabled (DCI OOB+[DbC]), 2:Enabled (DCI OOB),
202 3:Enabled (USB3 DbC), 4:Enabled (XDP/MIPI60), 5:Enabled (USB2 DbC),
203 6:Enable (2-wire DCI OOB), 7:Manual
204
Aamir Bohra3ee54bb2018-10-17 11:55:01 +0530205endif