Aamir Bohra | 3ee54bb | 2018-10-17 11:55:01 +0530 | [diff] [blame] | 1 | config SOC_INTEL_ICELAKE |
| 2 | bool |
| 3 | help |
| 4 | Intel Icelake support |
| 5 | |
| 6 | if SOC_INTEL_ICELAKE |
| 7 | |
| 8 | config CPU_SPECIFIC_OPTIONS |
| 9 | def_bool y |
| 10 | select ACPI_INTEL_HARDWARE_SLEEP_VALUES |
Angel Pons | 8e035e3 | 2021-06-22 12:58:20 +0200 | [diff] [blame] | 11 | select ARCH_X86 |
Aamir Bohra | 3ee54bb | 2018-10-17 11:55:01 +0530 | [diff] [blame] | 12 | select BOOT_DEVICE_SUPPORTS_WRITES |
Aamir Bohra | 3ee54bb | 2018-10-17 11:55:01 +0530 | [diff] [blame] | 13 | select CACHE_MRC_SETTINGS |
Michael Niewöhner | 6f1754d | 2020-09-29 17:26:58 +0200 | [diff] [blame] | 14 | select SET_IA32_FC_LOCK_BIT |
Aamir Bohra | 3ee54bb | 2018-10-17 11:55:01 +0530 | [diff] [blame] | 15 | select CPU_INTEL_FIRMWARE_INTERFACE_TABLE |
Michael Niewöhner | fe6070f | 2020-10-04 15:16:04 +0200 | [diff] [blame] | 16 | select CPU_SUPPORTS_PM_TIMER_EMULATION |
Subrata Banik | 34f26b2 | 2022-02-10 12:38:02 +0530 | [diff] [blame] | 17 | select DISPLAY_FSP_VERSION_INFO |
Sean Rhodes | 7bbc9a5 | 2022-07-18 11:31:00 +0100 | [diff] [blame] | 18 | select EDK2_CPU_TIMER_LIB if PAYLOAD_EDK2 |
Subrata Banik | ffb83be | 2019-04-29 13:58:43 +0530 | [diff] [blame] | 19 | select FSP_M_XIP |
Subrata Banik | 4ed9f9a | 2020-10-31 22:01:55 +0530 | [diff] [blame] | 20 | select FSP_STATUS_GLOBAL_RESET_REQUIRED_3 |
Aamir Bohra | 3ee54bb | 2018-10-17 11:55:01 +0530 | [diff] [blame] | 21 | select GENERIC_GPIO_LIB |
| 22 | select HAVE_FSP_GOP |
Johanna Schander | 8a6e036 | 2019-12-08 15:54:09 +0100 | [diff] [blame] | 23 | select HAVE_INTEL_FSP_REPO |
Aamir Bohra | 3ee54bb | 2018-10-17 11:55:01 +0530 | [diff] [blame] | 24 | select INTEL_DESCRIPTOR_MODE_CAPABLE |
Aamir Bohra | 3ee54bb | 2018-10-17 11:55:01 +0530 | [diff] [blame] | 25 | select HAVE_SMI_HANDLER |
| 26 | select IDT_IN_EVERY_STAGE |
Shreesh Chhabbi | 87c7ec7 | 2020-12-03 14:07:15 -0800 | [diff] [blame] | 27 | select INTEL_CAR_NEM_ENHANCED |
Aamir Bohra | 3ee54bb | 2018-10-17 11:55:01 +0530 | [diff] [blame] | 28 | select INTEL_GMA_ACPI |
| 29 | select INTEL_GMA_ADD_VBT if RUN_FSP_GOP |
Aamir Bohra | 30cca6c | 2021-02-04 20:57:51 +0530 | [diff] [blame] | 30 | select MP_SERVICES_PPI_V1 |
Aamir Bohra | 3ee54bb | 2018-10-17 11:55:01 +0530 | [diff] [blame] | 31 | select MRC_SETTINGS_PROTECT |
Aamir Bohra | 3ee54bb | 2018-10-17 11:55:01 +0530 | [diff] [blame] | 32 | select PARALLEL_MP_AP_WORK |
Nico Huber | f5ca922 | 2018-11-29 17:05:32 +0100 | [diff] [blame] | 33 | select MICROCODE_BLOB_UNDISCLOSED |
Subrata Banik | 55fb6b4 | 2018-12-19 16:50:57 +0530 | [diff] [blame] | 34 | select PLATFORM_USES_FSP2_1 |
Aamir Bohra | 3ee54bb | 2018-10-17 11:55:01 +0530 | [diff] [blame] | 35 | select PMC_GLOBAL_RESET_ENABLE_LOCK |
Michael Niewöhner | 10ae1cf | 2020-10-11 14:05:32 +0200 | [diff] [blame] | 36 | select CPU_INTEL_COMMON |
Aamir Bohra | 3ee54bb | 2018-10-17 11:55:01 +0530 | [diff] [blame] | 37 | select SOC_INTEL_COMMON |
| 38 | select SOC_INTEL_COMMON_ACPI_WAKE_SOURCE |
| 39 | select SOC_INTEL_COMMON_BLOCK |
| 40 | select SOC_INTEL_COMMON_BLOCK_ACPI |
Michael Niewöhner | 02275be | 2020-11-12 23:50:37 +0100 | [diff] [blame] | 41 | select SOC_INTEL_COMMON_BLOCK_ACPI_CPPC |
Michael Niewöhner | 8a6c34e | 2021-01-01 21:26:42 +0100 | [diff] [blame] | 42 | select SOC_INTEL_COMMON_BLOCK_ACPI_LPIT |
Arthur Heymans | 05592ff | 2021-10-27 20:58:32 +0200 | [diff] [blame] | 43 | select SOC_INTEL_COMMON_BLOCK_ACPI_GPIO |
Subrata Banik | 21974ab | 2020-10-31 21:40:43 +0530 | [diff] [blame] | 44 | select SOC_INTEL_COMMON_BLOCK_CAR |
Aamir Bohra | 3ee54bb | 2018-10-17 11:55:01 +0530 | [diff] [blame] | 45 | select SOC_INTEL_COMMON_BLOCK_CHIP_CONFIG |
Furquan Shaikh | 23e8813 | 2020-10-08 23:44:20 -0700 | [diff] [blame] | 46 | select SOC_INTEL_COMMON_BLOCK_CNVI |
Aamir Bohra | 3ee54bb | 2018-10-17 11:55:01 +0530 | [diff] [blame] | 47 | select SOC_INTEL_COMMON_BLOCK_CPU |
| 48 | select SOC_INTEL_COMMON_BLOCK_CPU_MPINIT |
Angel Pons | a4cd911 | 2021-02-19 19:23:38 +0100 | [diff] [blame] | 49 | select SOC_INTEL_COMMON_BLOCK_CPU_SMMRELOCATE |
Aamir Bohra | 3ee54bb | 2018-10-17 11:55:01 +0530 | [diff] [blame] | 50 | select SOC_INTEL_COMMON_BLOCK_GSPI_VERSION_2 |
| 51 | select SOC_INTEL_COMMON_BLOCK_HDA |
| 52 | select SOC_INTEL_COMMON_BLOCK_SA |
Duncan Laurie | 1e06611 | 2020-04-08 11:35:52 -0700 | [diff] [blame] | 53 | select SOC_INTEL_COMMON_BLOCK_SCS |
Aamir Bohra | 3ee54bb | 2018-10-17 11:55:01 +0530 | [diff] [blame] | 54 | select SOC_INTEL_COMMON_BLOCK_SMM |
| 55 | select SOC_INTEL_COMMON_BLOCK_SMM_IO_TRAP |
Subrata Banik | 281e2c1 | 2021-11-21 01:38:13 +0530 | [diff] [blame] | 56 | select SOC_INTEL_COMMON_BLOCK_THERMAL_PCI_DEV |
Subrata Banik | 4ed9f9a | 2020-10-31 22:01:55 +0530 | [diff] [blame] | 57 | select SOC_INTEL_COMMON_FSP_RESET |
Angel Pons | eb90c51 | 2022-07-18 14:41:24 +0200 | [diff] [blame] | 58 | select SOC_INTEL_COMMON_PCH_CLIENT |
Aamir Bohra | 3ee54bb | 2018-10-17 11:55:01 +0530 | [diff] [blame] | 59 | select SOC_INTEL_COMMON_RESET |
Subrata Banik | af27ac2 | 2022-02-18 00:44:15 +0530 | [diff] [blame] | 60 | select SOC_INTEL_MEM_MAPPED_PM_CONFIGURATION |
Aamir Bohra | 3ee54bb | 2018-10-17 11:55:01 +0530 | [diff] [blame] | 61 | select SSE2 |
| 62 | select SUPPORT_CPU_UCODE_IN_CBFS |
Aamir Bohra | 3ee54bb | 2018-10-17 11:55:01 +0530 | [diff] [blame] | 63 | select TSC_MONOTONIC_TIMER |
| 64 | select UDELAY_TSC |
| 65 | select UDK_2017_BINDING |
Subrata Banik | 34f26b2 | 2022-02-10 12:38:02 +0530 | [diff] [blame] | 66 | select USE_FSP_NOTIFY_PHASE_POST_PCI_ENUM |
| 67 | select USE_FSP_NOTIFY_PHASE_READY_TO_BOOT |
| 68 | select USE_FSP_NOTIFY_PHASE_END_OF_FIRMWARE |
Subrata Banik | 9414600 | 2019-11-14 11:30:43 +0530 | [diff] [blame] | 69 | select USE_INTEL_FSP_TO_CALL_COREBOOT_PUBLISH_MP_PPI |
Aamir Bohra | 3ee54bb | 2018-10-17 11:55:01 +0530 | [diff] [blame] | 70 | |
Subrata Banik | cef6770 | 2022-01-03 19:19:41 +0000 | [diff] [blame] | 71 | config DISABLE_HECI1_AT_PRE_BOOT |
| 72 | default y if MAINBOARD_HAS_CHROMEOS |
| 73 | select HECI_DISABLE_USING_SMM |
| 74 | |
Aamir Bohra | 3ee54bb | 2018-10-17 11:55:01 +0530 | [diff] [blame] | 75 | config DCACHE_RAM_BASE |
| 76 | default 0xfef00000 |
| 77 | |
| 78 | config DCACHE_RAM_SIZE |
| 79 | default 0x40000 |
| 80 | help |
| 81 | The size of the cache-as-ram region required during bootblock |
| 82 | and/or romstage. |
| 83 | |
| 84 | config DCACHE_BSP_STACK_SIZE |
| 85 | hex |
Subrata Banik | 645f244 | 2019-11-01 15:21:00 +0530 | [diff] [blame] | 86 | default 0x20400 |
Aamir Bohra | 3ee54bb | 2018-10-17 11:55:01 +0530 | [diff] [blame] | 87 | help |
| 88 | The amount of anticipated stack usage in CAR by bootblock and |
V Sowmya | 1dcc170 | 2019-10-14 14:42:34 +0530 | [diff] [blame] | 89 | other stages. In the case of FSP_USES_CB_STACK default value will be |
| 90 | sum of FSP-M stack requirement (128KiB) and CB romstage stack requirement (~1KiB). |
Aamir Bohra | 3ee54bb | 2018-10-17 11:55:01 +0530 | [diff] [blame] | 91 | |
Subrata Banik | 1d260e6 | 2019-09-09 13:55:42 +0530 | [diff] [blame] | 92 | config FSP_TEMP_RAM_SIZE |
| 93 | hex |
Subrata Banik | 1d260e6 | 2019-09-09 13:55:42 +0530 | [diff] [blame] | 94 | default 0x10000 |
| 95 | help |
| 96 | The amount of anticipated heap usage in CAR by FSP. |
| 97 | Refer to Platform FSP integration guide document to know |
| 98 | the exact FSP requirement for Heap setup. |
| 99 | |
Aamir Bohra | 3ee54bb | 2018-10-17 11:55:01 +0530 | [diff] [blame] | 100 | config IFD_CHIPSET |
| 101 | string |
| 102 | default "icl" |
| 103 | |
| 104 | config IED_REGION_SIZE |
| 105 | hex |
| 106 | default 0x400000 |
| 107 | |
| 108 | config HEAP_SIZE |
| 109 | hex |
| 110 | default 0x8000 |
| 111 | |
| 112 | config MAX_ROOT_PORTS |
| 113 | int |
| 114 | default 16 |
| 115 | |
| 116 | config SMM_TSEG_SIZE |
| 117 | hex |
| 118 | default 0x800000 |
| 119 | |
| 120 | config SMM_RESERVED_SIZE |
| 121 | hex |
| 122 | default 0x200000 |
| 123 | |
| 124 | config PCR_BASE_ADDRESS |
| 125 | hex |
| 126 | default 0xfd000000 |
| 127 | help |
| 128 | This option allows you to select MMIO Base Address of sideband bus. |
| 129 | |
Shelley Chen | 4e9bb33 | 2021-10-20 15:43:45 -0700 | [diff] [blame] | 130 | config ECAM_MMCONF_BASE_ADDRESS |
Subrata Banik | 26d706b | 2018-11-20 13:20:31 +0530 | [diff] [blame] | 131 | default 0xc0000000 |
| 132 | |
Aamir Bohra | 3ee54bb | 2018-10-17 11:55:01 +0530 | [diff] [blame] | 133 | config CPU_BCLK_MHZ |
| 134 | int |
| 135 | default 100 |
| 136 | |
| 137 | config SOC_INTEL_COMMON_BLOCK_GSPI_CLOCK_MHZ |
| 138 | int |
| 139 | default 120 |
| 140 | |
Michael Niewöhner | dadcbfb | 2020-10-04 14:48:05 +0200 | [diff] [blame] | 141 | config CPU_XTAL_HZ |
| 142 | default 38400000 |
| 143 | |
Aamir Bohra | 3ee54bb | 2018-10-17 11:55:01 +0530 | [diff] [blame] | 144 | config DRIVERS_I2C_DESIGNWARE_CLOCK_MHZ |
| 145 | int |
| 146 | default 133 |
| 147 | |
| 148 | config SOC_INTEL_COMMON_BLOCK_GSPI_MAX |
| 149 | int |
| 150 | default 3 |
| 151 | |
| 152 | config SOC_INTEL_I2C_DEV_MAX |
| 153 | int |
| 154 | default 6 |
| 155 | |
Subrata Banik | 26d706b | 2018-11-20 13:20:31 +0530 | [diff] [blame] | 156 | config SOC_INTEL_UART_DEV_MAX |
| 157 | int |
| 158 | default 3 |
| 159 | |
Nico Huber | 9995418 | 2019-05-29 23:33:06 +0200 | [diff] [blame] | 160 | config CONSOLE_UART_BASE_ADDRESS |
| 161 | hex |
| 162 | default 0xfe032000 |
| 163 | depends on INTEL_LPSS_UART_FOR_CONSOLE |
| 164 | |
Aamir Bohra | 3ee54bb | 2018-10-17 11:55:01 +0530 | [diff] [blame] | 165 | # Clock divider parameters for 115200 baud rate |
| 166 | config SOC_INTEL_COMMON_LPSS_UART_CLK_M_VAL |
| 167 | hex |
| 168 | default 0x30 |
| 169 | |
| 170 | config SOC_INTEL_COMMON_LPSS_UART_CLK_N_VAL |
| 171 | hex |
| 172 | default 0xc35 |
| 173 | |
Aamir Bohra | 3ee54bb | 2018-10-17 11:55:01 +0530 | [diff] [blame] | 174 | config VBOOT |
Joel Kitching | 6672bd8 | 2019-04-10 16:06:21 +0800 | [diff] [blame] | 175 | select VBOOT_MUST_REQUEST_DISPLAY |
Aamir Bohra | 3ee54bb | 2018-10-17 11:55:01 +0530 | [diff] [blame] | 176 | select VBOOT_STARTS_IN_BOOTBLOCK |
| 177 | select VBOOT_VBNV_CMOS |
| 178 | select VBOOT_VBNV_CMOS_BACKUP_TO_FLASH |
| 179 | |
Aamir Bohra | 3ee54bb | 2018-10-17 11:55:01 +0530 | [diff] [blame] | 180 | config CBFS_SIZE |
Aamir Bohra | 3ee54bb | 2018-10-17 11:55:01 +0530 | [diff] [blame] | 181 | default 0x200000 |
| 182 | |
Aamir Bohra | 3ee54bb | 2018-10-17 11:55:01 +0530 | [diff] [blame] | 183 | config FSP_HEADER_PATH |
Johanna Schander | f538d74 | 2019-12-08 11:04:09 +0100 | [diff] [blame] | 184 | default "3rdparty/fsp/IceLakeFspBinPkg/Include" |
Aamir Bohra | 3ee54bb | 2018-10-17 11:55:01 +0530 | [diff] [blame] | 185 | |
| 186 | config FSP_FD_PATH |
Aamir Bohra | 3ee54bb | 2018-10-17 11:55:01 +0530 | [diff] [blame] | 187 | default "3rdparty/fsp/IceLakeFspBinPkg/Fsp.fd" |
| 188 | |
Subrata Banik | 56626cf | 2020-02-27 19:39:22 +0530 | [diff] [blame] | 189 | config SOC_INTEL_ICELAKE_DEBUG_CONSENT |
| 190 | int "Debug Consent for ICL" |
| 191 | # USB DBC is more common for developers so make this default to 3 if |
| 192 | # SOC_INTEL_DEBUG_CONSENT=y |
| 193 | default 3 if SOC_INTEL_DEBUG_CONSENT |
| 194 | default 0 |
| 195 | help |
| 196 | This is to control debug interface on SOC. |
| 197 | Setting non-zero value will allow to use DBC or DCI to debug SOC. |
| 198 | PlatformDebugConsent in FspmUpd.h has the details. |
| 199 | |
| 200 | Desired platform debug types are |
| 201 | 0:Disabled, 1:Enabled (DCI OOB+[DbC]), 2:Enabled (DCI OOB), |
| 202 | 3:Enabled (USB3 DbC), 4:Enabled (XDP/MIPI60), 5:Enabled (USB2 DbC), |
| 203 | 6:Enable (2-wire DCI OOB), 7:Manual |
| 204 | |
Aamir Bohra | 3ee54bb | 2018-10-17 11:55:01 +0530 | [diff] [blame] | 205 | endif |