blob: a064714dd77cb5d0590df47c1b62024e29b0220e [file] [log] [blame]
Subrata Banikb3ced6a2020-08-04 13:34:03 +05301/* SPDX-License-Identifier: GPL-2.0-only */
2
3/*
4 * This file is created based on Intel Alder Lake Platform Stepping and IDs
5 * Document number: 619362, 619501
6 * Chapter number: 2, 14
7 */
8
9#include <arch/cpu.h>
10#include <device/pci_ops.h>
11#include <console/console.h>
Subrata Banik87685c52021-07-15 16:31:30 +053012#include <cpu/intel/cpu_ids.h>
Subrata Banikb3ced6a2020-08-04 13:34:03 +053013#include <cpu/intel/microcode.h>
14#include <cpu/x86/msr.h>
15#include <cpu/x86/name.h>
16#include <device/pci.h>
17#include <device/pci_ids.h>
Subrata Banikb3ced6a2020-08-04 13:34:03 +053018#include <soc/bootblock.h>
Subrata Banikb3ced6a2020-08-04 13:34:03 +053019#include <soc/pci_devs.h>
Subrata Banikb3ced6a2020-08-04 13:34:03 +053020
21static struct {
22 u32 cpuid;
23 const char *name;
24} cpu_table[] = {
Sridhar Siricillaf93aa042021-06-07 21:28:00 +053025 { CPUID_ALDERLAKE_A0, "Alderlake Platform" },
26 { CPUID_ALDERLAKE_A1, "Alderlake Platform" },
27 { CPUID_ALDERLAKE_A2, "Alderlake Platform" },
Subrata Banikb3ced6a2020-08-04 13:34:03 +053028};
29
30static struct {
31 u16 mchid;
32 const char *name;
33} mch_table[] = {
34 { PCI_DEVICE_ID_INTEL_ADL_P_ID_1, "Alderlake-P" },
35 { PCI_DEVICE_ID_INTEL_ADL_P_ID_2, "Alderlake-P" },
36 { PCI_DEVICE_ID_INTEL_ADL_P_ID_3, "Alderlake-P" },
37 { PCI_DEVICE_ID_INTEL_ADL_P_ID_4, "Alderlake-P" },
38 { PCI_DEVICE_ID_INTEL_ADL_P_ID_5, "Alderlake-P" },
39 { PCI_DEVICE_ID_INTEL_ADL_P_ID_6, "Alderlake-P" },
40 { PCI_DEVICE_ID_INTEL_ADL_P_ID_7, "Alderlake-P" },
41 { PCI_DEVICE_ID_INTEL_ADL_P_ID_8, "Alderlake-P" },
42 { PCI_DEVICE_ID_INTEL_ADL_P_ID_9, "Alderlake-P" },
Sumeet R Pawnikardd4861a2021-05-19 15:59:55 +053043 { PCI_DEVICE_ID_INTEL_ADL_M_ID_1, "Alderlake-M" },
Subrata Banikb3ced6a2020-08-04 13:34:03 +053044};
45
46static struct {
47 u16 espiid;
48 const char *name;
49} pch_table[] = {
50 { PCI_DEVICE_ID_INTEL_ADP_P_ESPI_0, "Alderlake-P SKU" },
51 { PCI_DEVICE_ID_INTEL_ADP_P_ESPI_1, "Alderlake-P SKU" },
52 { PCI_DEVICE_ID_INTEL_ADP_P_ESPI_2, "Alderlake-P SKU" },
53 { PCI_DEVICE_ID_INTEL_ADP_P_ESPI_3, "Alderlake-P SKU" },
54 { PCI_DEVICE_ID_INTEL_ADP_P_ESPI_4, "Alderlake-P SKU" },
55 { PCI_DEVICE_ID_INTEL_ADP_P_ESPI_5, "Alderlake-P SKU" },
56 { PCI_DEVICE_ID_INTEL_ADP_P_ESPI_6, "Alderlake-P SKU" },
57 { PCI_DEVICE_ID_INTEL_ADP_P_ESPI_7, "Alderlake-P SKU" },
58 { PCI_DEVICE_ID_INTEL_ADP_P_ESPI_8, "Alderlake-P SKU" },
59 { PCI_DEVICE_ID_INTEL_ADP_P_ESPI_9, "Alderlake-P SKU" },
60 { PCI_DEVICE_ID_INTEL_ADP_P_ESPI_10, "Alderlake-P SKU" },
61 { PCI_DEVICE_ID_INTEL_ADP_P_ESPI_11, "Alderlake-P SKU" },
62 { PCI_DEVICE_ID_INTEL_ADP_P_ESPI_12, "Alderlake-P SKU" },
63 { PCI_DEVICE_ID_INTEL_ADP_P_ESPI_13, "Alderlake-P SKU" },
64 { PCI_DEVICE_ID_INTEL_ADP_P_ESPI_14, "Alderlake-P SKU" },
65 { PCI_DEVICE_ID_INTEL_ADP_P_ESPI_15, "Alderlake-P SKU" },
66 { PCI_DEVICE_ID_INTEL_ADP_P_ESPI_16, "Alderlake-P SKU" },
67 { PCI_DEVICE_ID_INTEL_ADP_P_ESPI_17, "Alderlake-P SKU" },
68 { PCI_DEVICE_ID_INTEL_ADP_P_ESPI_18, "Alderlake-P SKU" },
69 { PCI_DEVICE_ID_INTEL_ADP_P_ESPI_19, "Alderlake-P SKU" },
70 { PCI_DEVICE_ID_INTEL_ADP_P_ESPI_20, "Alderlake-P SKU" },
71 { PCI_DEVICE_ID_INTEL_ADP_P_ESPI_21, "Alderlake-P SKU" },
72 { PCI_DEVICE_ID_INTEL_ADP_P_ESPI_22, "Alderlake-P SKU" },
73 { PCI_DEVICE_ID_INTEL_ADP_P_ESPI_23, "Alderlake-P SKU" },
74 { PCI_DEVICE_ID_INTEL_ADP_P_ESPI_24, "Alderlake-P SKU" },
75 { PCI_DEVICE_ID_INTEL_ADP_P_ESPI_25, "Alderlake-P SKU" },
76 { PCI_DEVICE_ID_INTEL_ADP_P_ESPI_26, "Alderlake-P SKU" },
77 { PCI_DEVICE_ID_INTEL_ADP_P_ESPI_27, "Alderlake-P SKU" },
78 { PCI_DEVICE_ID_INTEL_ADP_P_ESPI_28, "Alderlake-P SKU" },
79 { PCI_DEVICE_ID_INTEL_ADP_P_ESPI_29, "Alderlake-P SKU" },
80 { PCI_DEVICE_ID_INTEL_ADP_P_ESPI_30, "Alderlake-P SKU" },
81 { PCI_DEVICE_ID_INTEL_ADP_P_ESPI_31, "Alderlake-P SKU" },
Subrata Banik4e8a9c72020-11-11 23:07:18 +053082 { PCI_DEVICE_ID_INTEL_ADP_P_ESPI_32, "Alderlake-P SKU" },
Subrata Banika19001b2021-01-11 15:04:11 +053083 { PCI_DEVICE_ID_INTEL_ADP_P_ESPI_33, "Alderlake-P SKU" },
Maulik V Vaghelaafb143d2021-01-29 22:42:08 +053084 { PCI_DEVICE_ID_INTEL_ADP_M_ESPI_32, "Alderlake-M SKU" },
Subrata Banikb3ced6a2020-08-04 13:34:03 +053085};
86
87static struct {
88 u16 igdid;
89 const char *name;
90} igd_table[] = {
91 { PCI_DEVICE_ID_INTEL_ADL_GT0, "Alderlake GT0" },
92 { PCI_DEVICE_ID_INTEL_ADL_GT1, "Alderlake GT1" },
93 { PCI_DEVICE_ID_INTEL_ADL_GT1_1, "Alderlake GT1" },
94 { PCI_DEVICE_ID_INTEL_ADL_GT1_2, "Alderlake GT1" },
95 { PCI_DEVICE_ID_INTEL_ADL_GT1_3, "Alderlake GT1" },
96 { PCI_DEVICE_ID_INTEL_ADL_GT1_4, "Alderlake GT1" },
97 { PCI_DEVICE_ID_INTEL_ADL_GT1_5, "Alderlake GT1" },
98 { PCI_DEVICE_ID_INTEL_ADL_GT1_6, "Alderlake GT1" },
99 { PCI_DEVICE_ID_INTEL_ADL_GT1_7, "Alderlake GT1" },
100 { PCI_DEVICE_ID_INTEL_ADL_GT1_8, "Alderlake GT1" },
101 { PCI_DEVICE_ID_INTEL_ADL_GT1_9, "Alderlake GT1" },
102 { PCI_DEVICE_ID_INTEL_ADL_P_GT2, "Alderlake P GT2" },
Maulik V Vaghela351f1e62021-05-13 11:34:14 +0530103 { PCI_DEVICE_ID_INTEL_ADL_P_GT2_1, "Alderlake P GT2" },
Sumeet R Pawnikardd4861a2021-05-19 15:59:55 +0530104 { PCI_DEVICE_ID_INTEL_ADL_P_GT2_2, "Alderlake P GT2" },
105 { PCI_DEVICE_ID_INTEL_ADL_P_GT2_3, "Alderlake P GT2" },
Sridhar Siricilla3102fd02021-06-07 23:38:17 +0530106 { PCI_DEVICE_ID_INTEL_ADL_P_GT2_4, "Alderlake P GT2" },
Meera Ravindranath8b60afe2021-06-18 11:02:45 +0530107 { PCI_DEVICE_ID_INTEL_ADL_P_GT2_5, "Alderlake P GT2" },
Maulik V Vaghelab3d24d32021-07-02 14:42:03 +0530108 { PCI_DEVICE_ID_INTEL_ADL_P_GT2_6, "Alderlake P GT2" },
Maulik V Vaghelaafb143d2021-01-29 22:42:08 +0530109 { PCI_DEVICE_ID_INTEL_ADL_M_GT1, "Alderlake M GT1" },
Subrata Banikb3ced6a2020-08-04 13:34:03 +0530110};
111
112static inline uint8_t get_dev_revision(pci_devfn_t dev)
113{
114 return pci_read_config8(dev, PCI_REVISION_ID);
115}
116
117static inline uint16_t get_dev_id(pci_devfn_t dev)
118{
119 return pci_read_config16(dev, PCI_DEVICE_ID);
120}
121
122static void report_cpu_info(void)
123{
124 u32 i, cpu_id, cpu_feature_flag;
125 char cpu_name[49];
126 int vt, txt, aes;
127 static const char *const mode[] = {"NOT ", ""};
128 const char *cpu_type = "Unknown";
129
130 fill_processor_name(cpu_name);
131 cpu_id = cpu_get_cpuid();
132
133 /* Look for string to match the name */
134 for (i = 0; i < ARRAY_SIZE(cpu_table); i++) {
135 if (cpu_table[i].cpuid == cpu_id) {
136 cpu_type = cpu_table[i].name;
137 break;
138 }
139 }
140
141 printk(BIOS_DEBUG, "CPU: %s\n", cpu_name);
142 printk(BIOS_DEBUG, "CPU: ID %x, %s, ucode: %08x\n",
143 cpu_id, cpu_type, get_current_microcode_rev());
144
145 cpu_feature_flag = cpu_get_feature_flags_ecx();
146 aes = !!(cpu_feature_flag & CPUID_AES);
147 txt = !!(cpu_feature_flag & CPUID_SMX);
148 vt = !!(cpu_feature_flag & CPUID_VMX);
149 printk(BIOS_DEBUG,
150 "CPU: AES %ssupported, TXT %ssupported, VT %ssupported\n",
151 mode[aes], mode[txt], mode[vt]);
152}
153
154static void report_mch_info(void)
155{
156 int i;
157 uint16_t mchid = get_dev_id(SA_DEV_ROOT);
158 const char *mch_type = "Unknown";
159
160 for (i = 0; i < ARRAY_SIZE(mch_table); i++) {
161 if (mch_table[i].mchid == mchid) {
162 mch_type = mch_table[i].name;
163 break;
164 }
165 }
166
167 printk(BIOS_DEBUG, "MCH: device id %04x (rev %02x) is %s\n",
168 mchid, get_dev_revision(SA_DEV_ROOT), mch_type);
169}
170
171static void report_pch_info(void)
172{
173 int i;
174 pci_devfn_t dev = PCH_DEV_ESPI;
175 uint16_t espiid = get_dev_id(dev);
176 const char *pch_type = "Unknown";
177
178 for (i = 0; i < ARRAY_SIZE(pch_table); i++) {
179 if (pch_table[i].espiid == espiid) {
180 pch_type = pch_table[i].name;
181 break;
182 }
183 }
184 printk(BIOS_DEBUG, "PCH: device id %04x (rev %02x) is %s\n",
185 espiid, get_dev_revision(dev), pch_type);
186}
187
188static void report_igd_info(void)
189{
190 int i;
191 pci_devfn_t dev = SA_DEV_IGD;
192 uint16_t igdid = get_dev_id(dev);
193 const char *igd_type = "Unknown";
194
195 for (i = 0; i < ARRAY_SIZE(igd_table); i++) {
196 if (igd_table[i].igdid == igdid) {
197 igd_type = igd_table[i].name;
198 break;
199 }
200 }
201 printk(BIOS_DEBUG, "IGD: device id %04x (rev %02x) is %s\n",
202 igdid, get_dev_revision(dev), igd_type);
203}
204
205void report_platform_info(void)
206{
207 report_cpu_info();
208 report_mch_info();
209 report_pch_info();
210 report_igd_info();
211}