blob: bea2e9000b9c597e26d963274546a45571455fae [file] [log] [blame]
Angel Pons182dbde2020-04-02 23:49:05 +02001/* SPDX-License-Identifier: GPL-2.0-only */
Arthur Heymans7b9c1392017-04-09 20:40:39 +02002
3#include <console/console.h>
4#include <device/device.h>
5#include <device/pci.h>
6#include <device/pci_ids.h>
7#include <device/pci_ops.h>
Kyösti Mälkki13f66502019-03-03 08:01:05 +02008#include <device/mmio.h>
Arthur Heymans7b9c1392017-04-09 20:40:39 +02009#include <delay.h>
10#include <device/azalia_device.h>
Kyösti Mälkki12b121c2019-08-18 16:33:39 +030011#include "chip.h"
Arthur Heymans349e0852017-04-09 20:48:37 +020012#include "i82801jx.h"
Arthur Heymans7b9c1392017-04-09 20:40:39 +020013
Arthur Heymans7b9c1392017-04-09 20:40:39 +020014static int codec_detect(u8 *base)
15{
16 u32 reg32;
17
Elyes HAOUAS6ea24ff2020-08-11 09:21:24 +020018 /* Set Bit 0 to 0 to enter reset state (BAR + 0x8)[0] */
Angel Pons61dd8362020-12-05 18:02:32 +010019 if (azalia_set_bits(base + HDA_GCTL_REG, HDA_GCTL_CRST, 0) < 0)
Arthur Heymans7b9c1392017-04-09 20:40:39 +020020 goto no_codec;
21
Angel Pons7f839f62020-12-05 19:02:14 +010022 if (azalia_exit_reset(base) < 0)
Arthur Heymans7b9c1392017-04-09 20:40:39 +020023 goto no_codec;
24
Elyes HAOUAS6ea24ff2020-08-11 09:21:24 +020025 /* Read in Codec location (BAR + 0xe)[2..0] */
Elyes HAOUAS388c88b2020-08-03 15:36:20 +020026 reg32 = read32(base + HDA_STATESTS_REG);
Arthur Heymans7b9c1392017-04-09 20:40:39 +020027 reg32 &= 0x0f;
28 if (!reg32)
29 goto no_codec;
30
31 return reg32;
32
33no_codec:
34 /* Codec Not found */
35 /* Put HDA back in reset (BAR + 0x8) [0] */
Angel Pons61dd8362020-12-05 18:02:32 +010036 azalia_set_bits(base + HDA_GCTL_REG, 1, 0);
Arthur Heymans7b9c1392017-04-09 20:40:39 +020037 printk(BIOS_DEBUG, "Azalia: No codec!\n");
38 return 0;
39}
40
Elyes HAOUAS6ea24ff2020-08-11 09:21:24 +020041/*
42 * Wait 50usec for the codec to indicate it is ready.
43 * No response would imply that the codec is non-operative.
Arthur Heymans7b9c1392017-04-09 20:40:39 +020044 */
45
46static int wait_for_ready(u8 *base)
47{
Angel Pons7a2864b2020-06-21 13:29:28 +020048 /* Use a 50 usec timeout - the Linux kernel uses the same duration */
Arthur Heymans7b9c1392017-04-09 20:40:39 +020049 int timeout = 50;
50
51 while (timeout--) {
52 u32 reg32 = read32(base + HDA_ICII_REG);
53 if (!(reg32 & HDA_ICII_BUSY))
54 return 0;
55 udelay(1);
56 }
57
58 return -1;
59}
60
Elyes HAOUAS6ea24ff2020-08-11 09:21:24 +020061/*
62 * Wait 50usec for the codec to indicate that it accepted the previous command.
63 * No response would imply that the code is non-operative.
Arthur Heymans7b9c1392017-04-09 20:40:39 +020064 */
65
66static int wait_for_valid(u8 *base)
67{
68 u32 reg32;
Elyes HAOUAS6ea24ff2020-08-11 09:21:24 +020069 /* Use a 50 usec timeout - the Linux kernel uses the same duration */
70 int timeout = 50;
Arthur Heymans7b9c1392017-04-09 20:40:39 +020071
72 /* Send the verb to the codec */
Elyes HAOUAS388c88b2020-08-03 15:36:20 +020073 reg32 = read32(base + HDA_ICII_REG);
74 reg32 |= HDA_ICII_BUSY | HDA_ICII_VALID;
75 write32(base + HDA_ICII_REG, reg32);
Arthur Heymans7b9c1392017-04-09 20:40:39 +020076
Arthur Heymans7b9c1392017-04-09 20:40:39 +020077 while (timeout--) {
78 reg32 = read32(base + HDA_ICII_REG);
Angel Pons7a2864b2020-06-21 13:29:28 +020079 if ((reg32 & (HDA_ICII_VALID | HDA_ICII_BUSY)) == HDA_ICII_VALID)
Arthur Heymans7b9c1392017-04-09 20:40:39 +020080 return 0;
81 udelay(1);
82 }
83
84 return -1;
85}
86
87static void codec_init(struct device *dev, u8 *base, int addr)
88{
89 u32 reg32;
90 const u32 *verb;
91 u32 verb_size;
92 int i;
93
Angel Ponsaaa8ab72020-06-21 15:33:24 +020094 printk(BIOS_DEBUG, "Azalia: Initializing codec #%d\n", addr);
Arthur Heymans7b9c1392017-04-09 20:40:39 +020095
96 /* 1 */
Angel Pons554713e2020-10-24 23:23:07 +020097 if (wait_for_ready(base) < 0) {
Elyes HAOUAS6ea24ff2020-08-11 09:21:24 +020098 printk(BIOS_DEBUG, " codec not ready.\n");
Arthur Heymans7b9c1392017-04-09 20:40:39 +020099 return;
Elyes HAOUAS6ea24ff2020-08-11 09:21:24 +0200100 }
Arthur Heymans7b9c1392017-04-09 20:40:39 +0200101
102 reg32 = (addr << 28) | 0x000f0000;
Elyes HAOUAS388c88b2020-08-03 15:36:20 +0200103 write32(base + HDA_IC_REG, reg32);
Arthur Heymans7b9c1392017-04-09 20:40:39 +0200104
Angel Pons554713e2020-10-24 23:23:07 +0200105 if (wait_for_valid(base) < 0) {
Elyes HAOUAS6ea24ff2020-08-11 09:21:24 +0200106 printk(BIOS_DEBUG, " codec not valid.\n");
Arthur Heymans7b9c1392017-04-09 20:40:39 +0200107 return;
Elyes HAOUAS6ea24ff2020-08-11 09:21:24 +0200108 }
Arthur Heymans7b9c1392017-04-09 20:40:39 +0200109
110 /* 2 */
Elyes HAOUAS6ea24ff2020-08-11 09:21:24 +0200111 reg32 = read32(base + HDA_IR_REG);
Arthur Heymans7b9c1392017-04-09 20:40:39 +0200112 printk(BIOS_DEBUG, "Azalia: codec viddid: %08x\n", reg32);
Angel Ponsd425ddd2020-12-05 18:22:58 +0100113 verb_size = azalia_find_verb(cim_verb_data, cim_verb_data_size, reg32, &verb);
Arthur Heymans7b9c1392017-04-09 20:40:39 +0200114
115 if (!verb_size) {
116 printk(BIOS_DEBUG, "Azalia: No verb!\n");
117 return;
118 }
119 printk(BIOS_DEBUG, "Azalia: verb_size: %d\n", verb_size);
120
121 /* 3 */
122 for (i = 0; i < verb_size; i++) {
Angel Pons554713e2020-10-24 23:23:07 +0200123 if (wait_for_ready(base) < 0)
Arthur Heymans7b9c1392017-04-09 20:40:39 +0200124 return;
125
Elyes HAOUAS388c88b2020-08-03 15:36:20 +0200126 write32(base + HDA_IC_REG, verb[i]);
Arthur Heymans7b9c1392017-04-09 20:40:39 +0200127
Angel Pons554713e2020-10-24 23:23:07 +0200128 if (wait_for_valid(base) < 0)
Arthur Heymans7b9c1392017-04-09 20:40:39 +0200129 return;
130 }
131 printk(BIOS_DEBUG, "Azalia: verb loaded.\n");
132}
133
134static void codecs_init(struct device *dev, u8 *base, u32 codec_mask)
135{
136 int i;
Elyes HAOUAS6ea24ff2020-08-11 09:21:24 +0200137
Arthur Heymans7b9c1392017-04-09 20:40:39 +0200138 for (i = 2; i >= 0; i--) {
139 if (codec_mask & (1 << i))
140 codec_init(dev, base, i);
141 }
142
143 for (i = 0; i < pc_beep_verbs_size; i++) {
Angel Pons554713e2020-10-24 23:23:07 +0200144 if (wait_for_ready(base) < 0)
Arthur Heymans7b9c1392017-04-09 20:40:39 +0200145 return;
146
Elyes HAOUAS388c88b2020-08-03 15:36:20 +0200147 write32(base + HDA_IC_REG, pc_beep_verbs[i]);
Arthur Heymans7b9c1392017-04-09 20:40:39 +0200148
Angel Pons554713e2020-10-24 23:23:07 +0200149 if (wait_for_valid(base) < 0)
Arthur Heymans7b9c1392017-04-09 20:40:39 +0200150 return;
151 }
152}
153
154static void azalia_init(struct device *dev)
155{
156 u8 *base;
157 struct resource *res;
158 u32 codec_mask;
Arthur Heymans7b9c1392017-04-09 20:40:39 +0200159
160 // ESD
Angel Pons2048cb42020-06-08 02:09:33 +0200161 pci_update_config32(dev, 0x134, ~0x00ff0000, 2 << 16);
Arthur Heymans7b9c1392017-04-09 20:40:39 +0200162
163 // Link1 description
Angel Pons2048cb42020-06-08 02:09:33 +0200164 pci_update_config32(dev, 0x140, ~0x00ff0000, 2 << 16);
Arthur Heymans7b9c1392017-04-09 20:40:39 +0200165
166 // Port VC0 Resource Control Register
Angel Pons2048cb42020-06-08 02:09:33 +0200167 pci_update_config32(dev, 0x114, ~0x000000ff, 1);
Arthur Heymans7b9c1392017-04-09 20:40:39 +0200168
169 // VCi traffic class
Angel Pons7a2864b2020-06-21 13:29:28 +0200170 pci_or_config8(dev, 0x44, 7 << 0); // TC7
Arthur Heymans7b9c1392017-04-09 20:40:39 +0200171
172 // VCi Resource Control
Angel Pons2048cb42020-06-08 02:09:33 +0200173 pci_or_config32(dev, 0x120, (1 << 31) | (1 << 24) | (0x80 << 0)); /* VCi ID and map */
Arthur Heymans7b9c1392017-04-09 20:40:39 +0200174
175 /* Set Bus Master */
Elyes HAOUASca4ff252020-04-28 10:29:11 +0200176 pci_or_config16(dev, PCI_COMMAND, PCI_COMMAND_MASTER);
Arthur Heymans7b9c1392017-04-09 20:40:39 +0200177
Angel Pons2048cb42020-06-08 02:09:33 +0200178 // Docking not supported
179 pci_and_config8(dev, 0x4d, (u8)~(1 << 7)); // Docking Status
Arthur Heymans7b9c1392017-04-09 20:40:39 +0200180
181 /* Lock some R/WO bits by writing their current value. */
Angel Pons2048cb42020-06-08 02:09:33 +0200182 pci_update_config32(dev, 0x74, ~0, 0);
Arthur Heymans7b9c1392017-04-09 20:40:39 +0200183
Elyes HAOUAS6ea24ff2020-08-11 09:21:24 +0200184 res = find_resource(dev, PCI_BASE_ADDRESS_0);
Arthur Heymans7b9c1392017-04-09 20:40:39 +0200185 if (!res)
186 return;
187
Elyes HAOUAS6ea24ff2020-08-11 09:21:24 +0200188 // NOTE this will break as soon as the Azalia get's a bar above 4G.
189 // Is there anything we can do about it?
Arthur Heymans7b9c1392017-04-09 20:40:39 +0200190 base = res2mmio(res, 0, 0);
Angel Pons7a2864b2020-06-21 13:29:28 +0200191 printk(BIOS_DEBUG, "Azalia: base = %p\n", base);
Arthur Heymans7b9c1392017-04-09 20:40:39 +0200192 codec_mask = codec_detect(base);
193
194 if (codec_mask) {
195 printk(BIOS_DEBUG, "Azalia: codec_mask = %02x\n", codec_mask);
196 codecs_init(dev, base, codec_mask);
197 }
198}
199
Arthur Heymans7b9c1392017-04-09 20:40:39 +0200200static struct device_operations azalia_ops = {
201 .read_resources = pci_dev_read_resources,
202 .set_resources = pci_dev_set_resources,
203 .enable_resources = pci_dev_enable_resources,
204 .init = azalia_init,
Angel Pons1fc0edd2020-05-31 00:03:28 +0200205 .ops_pci = &pci_dev_ops_pci,
Arthur Heymans7b9c1392017-04-09 20:40:39 +0200206};
207
Arthur Heymans349e0852017-04-09 20:48:37 +0200208static const unsigned short pci_device_ids[] = {
209 0x3a3e,
210 0x3a6e,
211 0
212};
213
214static const struct pci_driver i82801jx_azalia __pci_driver = {
Arthur Heymans7b9c1392017-04-09 20:40:39 +0200215 .ops = &azalia_ops,
216 .vendor = PCI_VENDOR_ID_INTEL,
Arthur Heymans349e0852017-04-09 20:48:37 +0200217 .devices = pci_device_ids,
Arthur Heymans7b9c1392017-04-09 20:40:39 +0200218};