blob: af99af1bb16580f94e834f6eb6266112b5bf5070 [file] [log] [blame]
Angel Pons80d92382020-04-05 15:47:00 +02001/* SPDX-License-Identifier: GPL-2.0-only */
Mariusz Szafranskia4041332017-08-02 17:28:17 +02002
Furquan Shaikh76cedd22020-05-02 10:24:23 -07003#include <acpi/acpi.h>
Kyösti Mälkki0c1dd9c2020-06-17 23:37:49 +03004#include <acpi/acpi_gnvs.h>
Furquan Shaikh76cedd22020-05-02 10:24:23 -07005#include <acpi/acpigen.h>
Arthur Heymansd90154c2022-12-02 13:27:35 +01006#include <arch/ioapic.h>
Mariusz Szafranskia4041332017-08-02 17:28:17 +02007#include <arch/smp/mpspec.h>
Arthur Heymansba15a592021-10-28 10:14:31 +02008#include <cpu/cpu.h>
Mariusz Szafranskia4041332017-08-02 17:28:17 +02009#include <cpu/x86/smm.h>
10#include <string.h>
11#include <device/pci.h>
Kyösti Mälkkif1b58b72019-03-01 13:43:02 +020012#include <device/pci_ops.h>
Mariusz Szafranskia4041332017-08-02 17:28:17 +020013#include <cbmem.h>
Elyes HAOUAS20eaef02019-03-29 17:45:28 +010014#include <console/console.h>
Julien Viard de Galbertcf2b72f2018-04-05 11:24:45 +020015#include <intelblocks/acpi.h>
Mariusz Szafranskia4041332017-08-02 17:28:17 +020016#include <soc/acpi.h>
17#include <soc/cpu.h>
Kyösti Mälkkid6c57142020-12-21 15:17:01 +020018#include <soc/nvs.h>
Mariusz Szafranskia4041332017-08-02 17:28:17 +020019#include <soc/soc_util.h>
20#include <soc/pmc.h>
21#include <soc/systemagent.h>
Julien Viard de Galberta0e50462018-04-05 11:59:07 +020022#include <soc/pci_devs.h>
Mariusz Szafranskia4041332017-08-02 17:28:17 +020023
Julien Viard de Galbertcf2b72f2018-04-05 11:24:45 +020024#define CSTATE_RES(address_space, width, offset, address) \
25 { \
26 .space_id = address_space, \
27 .bit_width = width, \
28 .bit_offset = offset, \
29 .addrl = address, \
30 }
31
Angel Ponse9f10ff2021-10-17 13:28:23 +020032static const acpi_cstate_t cstate_map[] = {
Julien Viard de Galbertcf2b72f2018-04-05 11:24:45 +020033 {
34 /* C1 */
35 .ctype = 1, /* ACPI C1 */
36 .latency = 2,
37 .power = 1000,
38 .resource = MWAIT_RES(0, 0),
39 },
40 {
41 .ctype = 2, /* ACPI C2 */
42 .latency = 10,
43 .power = 10,
44 .resource = CSTATE_RES(ACPI_ADDRESS_SPACE_IO, 8, 0,
45 ACPI_BASE_ADDRESS + 0x14),
46 },
47 {
48 .ctype = 3, /* ACPI C3 */
49 .latency = 50,
50 .power = 10,
51 .resource = CSTATE_RES(ACPI_ADDRESS_SPACE_IO, 8, 0,
52 ACPI_BASE_ADDRESS + 0x15),
53 }
54};
55
Kyösti Mälkki999e4412020-06-28 21:56:46 +030056void soc_fill_gnvs(struct global_nvs *gnvs)
Mariusz Szafranskia4041332017-08-02 17:28:17 +020057{
Mariusz Szafranskia4041332017-08-02 17:28:17 +020058 /* Top of Low Memory (start of resource allocation) */
Michael Niewöhner46e68ac2019-11-04 22:07:29 +010059 gnvs->tolm = (uintptr_t)cbmem_top();
Mariusz Szafranskia4041332017-08-02 17:28:17 +020060
Mariusz Szafranskia4041332017-08-02 17:28:17 +020061 /* MMIO Low/High & TSEG base and length */
62 gnvs->mmiob = (u32)get_top_of_low_memory();
63 gnvs->mmiol = (u32)(get_pciebase() - 1);
64 gnvs->mmiohb = (u64)get_top_of_upper_memory();
Arthur Heymansba15a592021-10-28 10:14:31 +020065 gnvs->mmiohl = (u64)(((u64)1 << cpu_phys_address_size()) - 1);
Mariusz Szafranskia4041332017-08-02 17:28:17 +020066 gnvs->tsegb = (u32)get_tseg_memory();
67 gnvs->tsegl = (u32)(get_top_of_low_memory() - get_tseg_memory());
68}
69
Julien Viard de Galbertcf2b72f2018-04-05 11:24:45 +020070uint32_t soc_read_sci_irq_select(void)
Mariusz Szafranskia4041332017-08-02 17:28:17 +020071{
Elyes HAOUAS2ec41832018-05-27 17:40:58 +020072 struct device *dev = get_pmc_dev();
Mariusz Szafranskia4041332017-08-02 17:28:17 +020073
74 if (!dev)
75 return 0;
76
Julien Viard de Galbertcf2b72f2018-04-05 11:24:45 +020077 return pci_read_config32(dev, PMC_ACPI_CNT);
78}
Mariusz Szafranskia4041332017-08-02 17:28:17 +020079
Angel Ponse9f10ff2021-10-17 13:28:23 +020080const acpi_cstate_t *soc_get_cstate_map(size_t *entries)
Julien Viard de Galbertcf2b72f2018-04-05 11:24:45 +020081{
82 *entries = ARRAY_SIZE(cstate_map);
83 return cstate_map;
Mariusz Szafranskia4041332017-08-02 17:28:17 +020084}
85
Julien Viard de Galbertcf2b72f2018-04-05 11:24:45 +020086void soc_fill_fadt(acpi_fadt_t *fadt)
Mariusz Szafranskia4041332017-08-02 17:28:17 +020087{
88 u16 pmbase = get_pmbase();
89
Mariusz Szafranskia4041332017-08-02 17:28:17 +020090 /* Power Control */
Mariusz Szafranskia4041332017-08-02 17:28:17 +020091 fadt->pm2_cnt_blk = pmbase + PM2_CNT;
92 fadt->pm_tmr_blk = pmbase + PM1_TMR;
Mariusz Szafranskia4041332017-08-02 17:28:17 +020093
94 /* Control Registers - Length */
Mariusz Szafranskia4041332017-08-02 17:28:17 +020095 fadt->pm2_cnt_len = 1;
96 fadt->pm_tmr_len = 4;
Kyösti Mälkkic328a682019-11-23 07:23:40 +020097
Mariusz Szafranskia4041332017-08-02 17:28:17 +020098 fadt->iapc_boot_arch = ACPI_FADT_LEGACY_DEVICES | ACPI_FADT_8042;
99
Mariusz Szafranskia4041332017-08-02 17:28:17 +0200100 /* PM2 Control Registers */
101 fadt->x_pm2_cnt_blk.space_id = ACPI_ADDRESS_SPACE_IO;
Elyes Haouas85f87e82022-10-11 13:45:44 +0200102 fadt->x_pm2_cnt_blk.bit_width = fadt->pm2_cnt_len * 8;
Mariusz Szafranskia4041332017-08-02 17:28:17 +0200103 fadt->x_pm2_cnt_blk.bit_offset = 0;
104 fadt->x_pm2_cnt_blk.access_size = ACPI_ACCESS_SIZE_BYTE_ACCESS;
105 fadt->x_pm2_cnt_blk.addrl = fadt->pm2_cnt_blk;
106 fadt->x_pm2_cnt_blk.addrh = 0x00;
107
108 /* PM1 Timer Register */
109 fadt->x_pm_tmr_blk.space_id = ACPI_ADDRESS_SPACE_IO;
Elyes Haouas501b71e2022-10-11 13:15:37 +0200110 fadt->x_pm_tmr_blk.bit_width = fadt->pm_tmr_len * 8;
Mariusz Szafranskia4041332017-08-02 17:28:17 +0200111 fadt->x_pm_tmr_blk.bit_offset = 0;
112 fadt->x_pm_tmr_blk.access_size = ACPI_ACCESS_SIZE_DWORD_ACCESS;
113 fadt->x_pm_tmr_blk.addrl = fadt->pm_tmr_blk;
114 fadt->x_pm_tmr_blk.addrh = 0x00;
Mariusz Szafranskia4041332017-08-02 17:28:17 +0200115}
116
Julien Viard de Galbert595202c2018-03-29 14:01:01 +0200117static acpi_tstate_t denverton_tss_table[] = {
118 { 100, 1000, 0, 0x00, 0 },
119 { 88, 875, 0, 0x1e, 0 },
120 { 75, 750, 0, 0x1c, 0 },
121 { 63, 625, 0, 0x1a, 0 },
122 { 50, 500, 0, 0x18, 0 },
123 { 38, 375, 0, 0x16, 0 },
124 { 25, 250, 0, 0x14, 0 },
125 { 13, 125, 0, 0x12, 0 },
126};
127
128acpi_tstate_t *soc_get_tss_table(int *entries)
129{
130 *entries = ARRAY_SIZE(denverton_tss_table);
131 return denverton_tss_table;
132}
133
134void soc_power_states_generation(int core_id, int cores_per_package)
135{
136 generate_p_state_entries(core_id, cores_per_package);
137
138 generate_t_state_entries(core_id, cores_per_package);
139}
140
Julien Viard de Galbertcf2b72f2018-04-05 11:24:45 +0200141int soc_madt_sci_irq_polarity(int sci)
Mariusz Szafranskia4041332017-08-02 17:28:17 +0200142{
Julien Viard de Galbertcf2b72f2018-04-05 11:24:45 +0200143 if (sci >= 20)
144 return MP_IRQ_POLARITY_LOW;
Mariusz Szafranskia4041332017-08-02 17:28:17 +0200145 else
Julien Viard de Galbertcf2b72f2018-04-05 11:24:45 +0200146 return MP_IRQ_POLARITY_HIGH;
Mariusz Szafranskia4041332017-08-02 17:28:17 +0200147}
148
Furquan Shaikh0f007d82020-04-24 06:41:18 -0700149unsigned long southcluster_write_acpi_tables(const struct device *device,
Mariusz Szafranskia4041332017-08-02 17:28:17 +0200150 unsigned long current,
151 struct acpi_rsdp *rsdp)
152{
153 acpi_header_t *ssdt2;
154
155 current = acpi_write_hpet(device, current, rsdp);
Elyes Haouasd6b6b222022-10-10 12:34:21 +0200156 current = (ALIGN_UP(current, 16));
Mariusz Szafranskia4041332017-08-02 17:28:17 +0200157
158 ssdt2 = (acpi_header_t *)current;
159 memset(ssdt2, 0, sizeof(acpi_header_t));
160 acpi_create_serialio_ssdt(ssdt2);
161 if (ssdt2->length) {
162 current += ssdt2->length;
163 acpi_add_table(rsdp, ssdt2);
164 printk(BIOS_DEBUG, "ACPI: * SSDT2 @ %p Length %x\n", ssdt2,
165 ssdt2->length);
Elyes Haouasd6b6b222022-10-10 12:34:21 +0200166 current = (ALIGN_UP(current, 16));
Mariusz Szafranskia4041332017-08-02 17:28:17 +0200167 } else {
168 ssdt2 = NULL;
169 printk(BIOS_DEBUG, "ACPI: * SSDT2 not generated.\n");
170 }
171
172 printk(BIOS_DEBUG, "current = %lx\n", current);
173
174 return current;
175}
176
Aaron Durbin64031672018-04-21 14:45:32 -0600177__weak void acpi_create_serialio_ssdt(acpi_header_t *ssdt) {}
Julien Viard de Galberta0e50462018-04-05 11:59:07 +0200178
179static unsigned long acpi_fill_dmar(unsigned long current)
180{
181 uint64_t vtbar;
182 unsigned long tmp = current;
183
184 vtbar = read64((void *)(DEFAULT_MCHBAR + MCH_VTBAR_OFFSET)) & MCH_VTBAR_MASK;
185 printk(BIOS_DEBUG, "DEFVTBAR:0x%llx\n", vtbar);
186 if (!vtbar)
187 return current;
188
189 current += acpi_create_dmar_drhd(current,
190 DRHD_INCLUDE_PCI_ALL, 0, vtbar);
191
Arthur Heymansd90154c2022-12-02 13:27:35 +0100192 current += acpi_create_dmar_ds_ioapic_from_hw(current,
193 IO_APIC_ADDR, PCH_IOAPIC_PCI_BUS, PCH_IOAPIC_PCI_SLOT, 0);
Julien Viard de Galberta0e50462018-04-05 11:59:07 +0200194 current += acpi_create_dmar_ds_msi_hpet(current,
195 0, PCH_HPET_PCI_BUS, PCH_HPET_PCI_SLOT, 0);
196
197 acpi_dmar_drhd_fixup(tmp, current);
198
199 /* Create RMRR; see "VTD PLATFORM CONFIGURATION" in FSP log */
200 tmp = current;
201 current += acpi_create_dmar_rmrr(current, 0,
202 RMRR_USB_BASE_ADDRESS,
203 RMRR_USB_LIMIT_ADDRESS);
204 current += acpi_create_dmar_ds_pci(current,
205 0, XHCI_DEV, XHCI_FUNC);
206 acpi_dmar_rmrr_fixup(tmp, current);
207
208 return current;
209}
210
211unsigned long systemagent_write_acpi_tables(const struct device *dev,
212 unsigned long current,
213 struct acpi_rsdp *const rsdp)
214{
215 /* Create DMAR table only if we have VT-d capability. */
216 const u32 capid0_a = pci_read_config32(dev, CAPID0_A);
217 if (capid0_a & VTD_DISABLE)
218 return current;
219
220 acpi_dmar_t *const dmar = (acpi_dmar_t *)current;
221 printk(BIOS_DEBUG, "ACPI: * DMAR\n");
222 acpi_create_dmar(dmar, DMAR_INTR_REMAP, acpi_fill_dmar);
223 current += dmar->header.length;
224 current = acpi_align_current(current);
225 acpi_add_table(rsdp, dmar);
226
227 return current;
228}