blob: 399bb64713f023a2875efc5acd8d76b072a4711f [file] [log] [blame]
Angel Pons80d92382020-04-05 15:47:00 +02001/* SPDX-License-Identifier: GPL-2.0-only */
Mariusz Szafranskia4041332017-08-02 17:28:17 +02002
Furquan Shaikh76cedd22020-05-02 10:24:23 -07003#include <acpi/acpi.h>
Kyösti Mälkki0c1dd9c2020-06-17 23:37:49 +03004#include <acpi/acpi_gnvs.h>
Furquan Shaikh76cedd22020-05-02 10:24:23 -07005#include <acpi/acpigen.h>
Mariusz Szafranskia4041332017-08-02 17:28:17 +02006#include <arch/smp/mpspec.h>
Arthur Heymansba15a592021-10-28 10:14:31 +02007#include <cpu/cpu.h>
Mariusz Szafranskia4041332017-08-02 17:28:17 +02008#include <cpu/x86/smm.h>
9#include <string.h>
10#include <device/pci.h>
Kyösti Mälkkif1b58b72019-03-01 13:43:02 +020011#include <device/pci_ops.h>
Mariusz Szafranskia4041332017-08-02 17:28:17 +020012#include <cbmem.h>
Elyes HAOUAS20eaef02019-03-29 17:45:28 +010013#include <console/console.h>
Julien Viard de Galbertcf2b72f2018-04-05 11:24:45 +020014#include <intelblocks/acpi.h>
Mariusz Szafranskia4041332017-08-02 17:28:17 +020015#include <soc/acpi.h>
16#include <soc/cpu.h>
Kyösti Mälkkid6c57142020-12-21 15:17:01 +020017#include <soc/nvs.h>
Mariusz Szafranskia4041332017-08-02 17:28:17 +020018#include <soc/soc_util.h>
19#include <soc/pmc.h>
20#include <soc/systemagent.h>
Julien Viard de Galberta0e50462018-04-05 11:59:07 +020021#include <soc/pci_devs.h>
Mariusz Szafranskia4041332017-08-02 17:28:17 +020022
Julien Viard de Galbertcf2b72f2018-04-05 11:24:45 +020023#define CSTATE_RES(address_space, width, offset, address) \
24 { \
25 .space_id = address_space, \
26 .bit_width = width, \
27 .bit_offset = offset, \
28 .addrl = address, \
29 }
30
Angel Ponse9f10ff2021-10-17 13:28:23 +020031static const acpi_cstate_t cstate_map[] = {
Julien Viard de Galbertcf2b72f2018-04-05 11:24:45 +020032 {
33 /* C1 */
34 .ctype = 1, /* ACPI C1 */
35 .latency = 2,
36 .power = 1000,
37 .resource = MWAIT_RES(0, 0),
38 },
39 {
40 .ctype = 2, /* ACPI C2 */
41 .latency = 10,
42 .power = 10,
43 .resource = CSTATE_RES(ACPI_ADDRESS_SPACE_IO, 8, 0,
44 ACPI_BASE_ADDRESS + 0x14),
45 },
46 {
47 .ctype = 3, /* ACPI C3 */
48 .latency = 50,
49 .power = 10,
50 .resource = CSTATE_RES(ACPI_ADDRESS_SPACE_IO, 8, 0,
51 ACPI_BASE_ADDRESS + 0x15),
52 }
53};
54
Kyösti Mälkki999e4412020-06-28 21:56:46 +030055void soc_fill_gnvs(struct global_nvs *gnvs)
Mariusz Szafranskia4041332017-08-02 17:28:17 +020056{
Mariusz Szafranskia4041332017-08-02 17:28:17 +020057 /* Top of Low Memory (start of resource allocation) */
Michael Niewöhner46e68ac2019-11-04 22:07:29 +010058 gnvs->tolm = (uintptr_t)cbmem_top();
Mariusz Szafranskia4041332017-08-02 17:28:17 +020059
Mariusz Szafranskia4041332017-08-02 17:28:17 +020060 /* MMIO Low/High & TSEG base and length */
61 gnvs->mmiob = (u32)get_top_of_low_memory();
62 gnvs->mmiol = (u32)(get_pciebase() - 1);
63 gnvs->mmiohb = (u64)get_top_of_upper_memory();
Arthur Heymansba15a592021-10-28 10:14:31 +020064 gnvs->mmiohl = (u64)(((u64)1 << cpu_phys_address_size()) - 1);
Mariusz Szafranskia4041332017-08-02 17:28:17 +020065 gnvs->tsegb = (u32)get_tseg_memory();
66 gnvs->tsegl = (u32)(get_top_of_low_memory() - get_tseg_memory());
67}
68
Julien Viard de Galbertcf2b72f2018-04-05 11:24:45 +020069uint32_t soc_read_sci_irq_select(void)
Mariusz Szafranskia4041332017-08-02 17:28:17 +020070{
Elyes HAOUAS2ec41832018-05-27 17:40:58 +020071 struct device *dev = get_pmc_dev();
Mariusz Szafranskia4041332017-08-02 17:28:17 +020072
73 if (!dev)
74 return 0;
75
Julien Viard de Galbertcf2b72f2018-04-05 11:24:45 +020076 return pci_read_config32(dev, PMC_ACPI_CNT);
77}
Mariusz Szafranskia4041332017-08-02 17:28:17 +020078
Angel Ponse9f10ff2021-10-17 13:28:23 +020079const acpi_cstate_t *soc_get_cstate_map(size_t *entries)
Julien Viard de Galbertcf2b72f2018-04-05 11:24:45 +020080{
81 *entries = ARRAY_SIZE(cstate_map);
82 return cstate_map;
Mariusz Szafranskia4041332017-08-02 17:28:17 +020083}
84
Julien Viard de Galbertcf2b72f2018-04-05 11:24:45 +020085void soc_fill_fadt(acpi_fadt_t *fadt)
Mariusz Szafranskia4041332017-08-02 17:28:17 +020086{
87 u16 pmbase = get_pmbase();
88
Mariusz Szafranskia4041332017-08-02 17:28:17 +020089 /* Power Control */
Mariusz Szafranskia4041332017-08-02 17:28:17 +020090 fadt->pm2_cnt_blk = pmbase + PM2_CNT;
91 fadt->pm_tmr_blk = pmbase + PM1_TMR;
Mariusz Szafranskia4041332017-08-02 17:28:17 +020092
93 /* Control Registers - Length */
Mariusz Szafranskia4041332017-08-02 17:28:17 +020094 fadt->pm2_cnt_len = 1;
95 fadt->pm_tmr_len = 4;
Kyösti Mälkkic328a682019-11-23 07:23:40 +020096
Mariusz Szafranskia4041332017-08-02 17:28:17 +020097 fadt->iapc_boot_arch = ACPI_FADT_LEGACY_DEVICES | ACPI_FADT_8042;
98
Mariusz Szafranskia4041332017-08-02 17:28:17 +020099 /* PM2 Control Registers */
100 fadt->x_pm2_cnt_blk.space_id = ACPI_ADDRESS_SPACE_IO;
Elyes Haouas85f87e82022-10-11 13:45:44 +0200101 fadt->x_pm2_cnt_blk.bit_width = fadt->pm2_cnt_len * 8;
Mariusz Szafranskia4041332017-08-02 17:28:17 +0200102 fadt->x_pm2_cnt_blk.bit_offset = 0;
103 fadt->x_pm2_cnt_blk.access_size = ACPI_ACCESS_SIZE_BYTE_ACCESS;
104 fadt->x_pm2_cnt_blk.addrl = fadt->pm2_cnt_blk;
105 fadt->x_pm2_cnt_blk.addrh = 0x00;
106
107 /* PM1 Timer Register */
108 fadt->x_pm_tmr_blk.space_id = ACPI_ADDRESS_SPACE_IO;
Elyes Haouas501b71e2022-10-11 13:15:37 +0200109 fadt->x_pm_tmr_blk.bit_width = fadt->pm_tmr_len * 8;
Mariusz Szafranskia4041332017-08-02 17:28:17 +0200110 fadt->x_pm_tmr_blk.bit_offset = 0;
111 fadt->x_pm_tmr_blk.access_size = ACPI_ACCESS_SIZE_DWORD_ACCESS;
112 fadt->x_pm_tmr_blk.addrl = fadt->pm_tmr_blk;
113 fadt->x_pm_tmr_blk.addrh = 0x00;
Mariusz Szafranskia4041332017-08-02 17:28:17 +0200114}
115
Julien Viard de Galbert595202c2018-03-29 14:01:01 +0200116static acpi_tstate_t denverton_tss_table[] = {
117 { 100, 1000, 0, 0x00, 0 },
118 { 88, 875, 0, 0x1e, 0 },
119 { 75, 750, 0, 0x1c, 0 },
120 { 63, 625, 0, 0x1a, 0 },
121 { 50, 500, 0, 0x18, 0 },
122 { 38, 375, 0, 0x16, 0 },
123 { 25, 250, 0, 0x14, 0 },
124 { 13, 125, 0, 0x12, 0 },
125};
126
127acpi_tstate_t *soc_get_tss_table(int *entries)
128{
129 *entries = ARRAY_SIZE(denverton_tss_table);
130 return denverton_tss_table;
131}
132
133void soc_power_states_generation(int core_id, int cores_per_package)
134{
135 generate_p_state_entries(core_id, cores_per_package);
136
137 generate_t_state_entries(core_id, cores_per_package);
138}
139
Julien Viard de Galbertcf2b72f2018-04-05 11:24:45 +0200140int soc_madt_sci_irq_polarity(int sci)
Mariusz Szafranskia4041332017-08-02 17:28:17 +0200141{
Julien Viard de Galbertcf2b72f2018-04-05 11:24:45 +0200142 if (sci >= 20)
143 return MP_IRQ_POLARITY_LOW;
Mariusz Szafranskia4041332017-08-02 17:28:17 +0200144 else
Julien Viard de Galbertcf2b72f2018-04-05 11:24:45 +0200145 return MP_IRQ_POLARITY_HIGH;
Mariusz Szafranskia4041332017-08-02 17:28:17 +0200146}
147
Furquan Shaikh0f007d82020-04-24 06:41:18 -0700148unsigned long southcluster_write_acpi_tables(const struct device *device,
Mariusz Szafranskia4041332017-08-02 17:28:17 +0200149 unsigned long current,
150 struct acpi_rsdp *rsdp)
151{
152 acpi_header_t *ssdt2;
153
154 current = acpi_write_hpet(device, current, rsdp);
Elyes Haouasd6b6b222022-10-10 12:34:21 +0200155 current = (ALIGN_UP(current, 16));
Mariusz Szafranskia4041332017-08-02 17:28:17 +0200156
157 ssdt2 = (acpi_header_t *)current;
158 memset(ssdt2, 0, sizeof(acpi_header_t));
159 acpi_create_serialio_ssdt(ssdt2);
160 if (ssdt2->length) {
161 current += ssdt2->length;
162 acpi_add_table(rsdp, ssdt2);
163 printk(BIOS_DEBUG, "ACPI: * SSDT2 @ %p Length %x\n", ssdt2,
164 ssdt2->length);
Elyes Haouasd6b6b222022-10-10 12:34:21 +0200165 current = (ALIGN_UP(current, 16));
Mariusz Szafranskia4041332017-08-02 17:28:17 +0200166 } else {
167 ssdt2 = NULL;
168 printk(BIOS_DEBUG, "ACPI: * SSDT2 not generated.\n");
169 }
170
171 printk(BIOS_DEBUG, "current = %lx\n", current);
172
173 return current;
174}
175
Aaron Durbin64031672018-04-21 14:45:32 -0600176__weak void acpi_create_serialio_ssdt(acpi_header_t *ssdt) {}
Julien Viard de Galberta0e50462018-04-05 11:59:07 +0200177
178static unsigned long acpi_fill_dmar(unsigned long current)
179{
180 uint64_t vtbar;
181 unsigned long tmp = current;
182
183 vtbar = read64((void *)(DEFAULT_MCHBAR + MCH_VTBAR_OFFSET)) & MCH_VTBAR_MASK;
184 printk(BIOS_DEBUG, "DEFVTBAR:0x%llx\n", vtbar);
185 if (!vtbar)
186 return current;
187
188 current += acpi_create_dmar_drhd(current,
189 DRHD_INCLUDE_PCI_ALL, 0, vtbar);
190
191 current += acpi_create_dmar_ds_ioapic(current,
192 2, PCH_IOAPIC_PCI_BUS, PCH_IOAPIC_PCI_SLOT, 0);
193 current += acpi_create_dmar_ds_msi_hpet(current,
194 0, PCH_HPET_PCI_BUS, PCH_HPET_PCI_SLOT, 0);
195
196 acpi_dmar_drhd_fixup(tmp, current);
197
198 /* Create RMRR; see "VTD PLATFORM CONFIGURATION" in FSP log */
199 tmp = current;
200 current += acpi_create_dmar_rmrr(current, 0,
201 RMRR_USB_BASE_ADDRESS,
202 RMRR_USB_LIMIT_ADDRESS);
203 current += acpi_create_dmar_ds_pci(current,
204 0, XHCI_DEV, XHCI_FUNC);
205 acpi_dmar_rmrr_fixup(tmp, current);
206
207 return current;
208}
209
210unsigned long systemagent_write_acpi_tables(const struct device *dev,
211 unsigned long current,
212 struct acpi_rsdp *const rsdp)
213{
214 /* Create DMAR table only if we have VT-d capability. */
215 const u32 capid0_a = pci_read_config32(dev, CAPID0_A);
216 if (capid0_a & VTD_DISABLE)
217 return current;
218
219 acpi_dmar_t *const dmar = (acpi_dmar_t *)current;
220 printk(BIOS_DEBUG, "ACPI: * DMAR\n");
221 acpi_create_dmar(dmar, DMAR_INTR_REMAP, acpi_fill_dmar);
222 current += dmar->header.length;
223 current = acpi_align_current(current);
224 acpi_add_table(rsdp, dmar);
225
226 return current;
227}