blob: 0aa687da70a4af8b1d9e77d96addaec54f3aa32b [file] [log] [blame]
Angel Pons6e5aabd2020-03-23 23:44:42 +01001/* SPDX-License-Identifier: GPL-2.0-only */
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +01002
3#ifndef RAMINIT_COMMON_H
4#define RAMINIT_COMMON_H
5
Felix Held380c6b22020-01-26 05:06:38 +01006#include <stdint.h>
7
Angel Pons7c49cb82020-03-16 23:17:32 +01008#define BASEFREQ 133
9#define tDLLK 512
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +010010
Angel Pons7c49cb82020-03-16 23:17:32 +010011#define IS_SANDY_CPU(x) ((x & 0xffff0) == 0x206a0)
12#define IS_SANDY_CPU_C(x) ((x & 0xf) == 4)
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +010013#define IS_SANDY_CPU_D0(x) ((x & 0xf) == 5)
14#define IS_SANDY_CPU_D1(x) ((x & 0xf) == 6)
15#define IS_SANDY_CPU_D2(x) ((x & 0xf) == 7)
16
Angel Pons7c49cb82020-03-16 23:17:32 +010017#define IS_IVY_CPU(x) ((x & 0xffff0) == 0x306a0)
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +010018#define IS_IVY_CPU_C(x) ((x & 0xf) == 4)
19#define IS_IVY_CPU_K(x) ((x & 0xf) == 5)
20#define IS_IVY_CPU_D(x) ((x & 0xf) == 6)
21#define IS_IVY_CPU_E(x) ((x & 0xf) >= 8)
22
Angel Pons7c49cb82020-03-16 23:17:32 +010023#define NUM_CHANNELS 2
24#define NUM_SLOTRANKS 4
25#define NUM_SLOTS 2
Patrick Rudolphdd662872017-10-28 18:20:11 +020026#define NUM_LANES 9
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +010027
Angel Pons3abd2062020-05-03 00:25:02 +020028/* IOSAV_n_SP_CMD_CTRL DRAM commands */
Angel Pons6aa7cca2020-05-02 19:38:34 +020029#define IOSAV_MRS (0xf000)
30#define IOSAV_PRE (0xf002)
31#define IOSAV_ZQCS (0xf003)
32#define IOSAV_ACT (0xf006)
33#define IOSAV_RD (0xf105)
34#define IOSAV_NOP_ALT (0xf107)
35#define IOSAV_WR (0xf201)
36#define IOSAV_NOP (0xf207)
Angel Pons69e17142020-03-23 12:26:29 +010037
Angel Pons3abd2062020-05-03 00:25:02 +020038/* IOSAV_n_SUBSEQ_CTRL data direction */
39#define SSQ_NA 0 /* Non-data */
40#define SSQ_RD 1 /* Read */
41#define SSQ_WR 2 /* Write */
42#define SSQ_RW 3 /* Read and write */
43
Angel Ponsd5b780c2020-05-02 21:48:46 +020044struct iosav_ssq {
45 /* IOSAV_n_SP_CMD_CTRL */
46 union {
47 struct {
Angel Pons19c5cd22020-08-10 14:27:23 +020048 u32 command : 16; /* [15.. 0] */
49 u32 ranksel_ap : 2; /* [17..16] */
Angel Ponsd5b780c2020-05-02 21:48:46 +020050 u32 : 14;
51 };
52 u32 raw;
53 } sp_cmd_ctrl;
54
55 /* IOSAV_n_SUBSEQ_CTRL */
56 union {
57 struct {
Angel Pons19c5cd22020-08-10 14:27:23 +020058 u32 cmd_executions : 9; /* [ 8.. 0] */
Angel Ponsd5b780c2020-05-02 21:48:46 +020059 u32 : 1;
Angel Pons19c5cd22020-08-10 14:27:23 +020060 u32 cmd_delay_gap : 5; /* [14..10] */
Angel Ponsd5b780c2020-05-02 21:48:46 +020061 u32 : 1;
Angel Pons19c5cd22020-08-10 14:27:23 +020062 u32 post_ssq_wait : 9; /* [24..16] */
Angel Ponsd5b780c2020-05-02 21:48:46 +020063 u32 : 1;
Angel Pons19c5cd22020-08-10 14:27:23 +020064 u32 data_direction : 2; /* [27..26] */
Angel Ponsd5b780c2020-05-02 21:48:46 +020065 u32 : 4;
66 };
67 u32 raw;
68 } subseq_ctrl;
69
70 /* IOSAV_n_SP_CMD_ADDR */
71 union {
72 struct {
Angel Pons19c5cd22020-08-10 14:27:23 +020073 u32 address : 16; /* [15.. 0] */
74 u32 rowbits : 3; /* [18..16] */
Angel Ponsd5b780c2020-05-02 21:48:46 +020075 u32 : 1;
Angel Pons19c5cd22020-08-10 14:27:23 +020076 u32 bank : 3; /* [22..20] */
Angel Ponsd5b780c2020-05-02 21:48:46 +020077 u32 : 1;
Angel Pons19c5cd22020-08-10 14:27:23 +020078 u32 rank : 2; /* [25..24] */
Angel Ponsd5b780c2020-05-02 21:48:46 +020079 u32 : 6;
80 };
81 u32 raw;
82 } sp_cmd_addr;
83
84 /* IOSAV_n_ADDR_UPDATE */
85 union {
86 struct {
Angel Pons19c5cd22020-08-10 14:27:23 +020087 u32 inc_addr_1 : 1; /* [ 0.. 0] */
88 u32 inc_addr_8 : 1; /* [ 1.. 1] */
89 u32 inc_bank : 1; /* [ 2.. 2] */
90 u32 inc_rank : 2; /* [ 4.. 3] */
91 u32 addr_wrap : 5; /* [ 9.. 5] */
92 u32 lfsr_upd : 2; /* [11..10] */
93 u32 upd_rate : 4; /* [15..12] */
94 u32 lfsr_xors : 2; /* [17..16] */
Angel Ponsd5b780c2020-05-02 21:48:46 +020095 u32 : 14;
96 };
97 u32 raw;
98 } addr_update;
99};
100
Angel Pons7a612742020-11-12 13:34:03 +0100101union tc_dbp_reg {
102 struct {
103 u32 tRCD : 4; /* [ 3.. 0] */
104 u32 tRP : 4; /* [ 7.. 4] */
105 u32 tAA : 4; /* [11.. 8] */
106 u32 tCWL : 4; /* [15..12] */
107 u32 tRAS : 8; /* [23..16] */
108 u32 : 8;
109 };
110 u32 raw;
111};
112
113union tc_rap_reg {
114 struct {
115 u32 tRRD : 4; /* [ 3.. 0] */
116 u32 tRTP : 4; /* [ 7.. 4] */
117 u32 tCKE : 4; /* [11.. 8] */
118 u32 tWTR : 4; /* [15..12] */
119 u32 tFAW : 8; /* [23..16] */
120 u32 tWR : 5; /* [28..24] */
121 u32 dis_3st : 1; /* [29..29] */
122 u32 tCMD : 2; /* [31..30] */
123 };
124 u32 raw;
125};
126
127union tc_rwp_reg {
128 struct {
129 u32 tRRDR : 3; /* [ 2.. 0] */
130 u32 : 1;
131 u32 tRRDD : 3; /* [ 6.. 4] */
132 u32 : 1;
133 u32 tWWDR : 3; /* [10.. 8] */
134 u32 : 1;
135 u32 tWWDD : 3; /* [14..12] */
136 u32 : 1;
137 u32 tRWDRDD : 3; /* [18..16] */
138 u32 : 1;
139 u32 tWRDRDD : 3; /* [22..20] */
140 u32 : 1;
141 u32 tRWSR : 3; /* [26..24] */
142 u32 dec_wrd : 1; /* [27..27] */
143 u32 : 4;
144 };
145 u32 raw;
146};
147
148union tc_othp_reg {
149 struct {
150 u32 tXPDLL : 5; /* [ 4.. 0] */
151 u32 tXP : 3; /* [ 7.. 5] */
152 u32 tAONPD : 4; /* [11.. 8] */
153 u32 tCPDED : 2; /* [13..12] */
154 u32 tPRPDEN : 2; /* [15..14] */
155 u32 odt_delay_d0 : 2; /* [17..16] */
156 u32 odt_delay_d1 : 2; /* [19..18] */
157 u32 : 12;
158 };
159 u32 raw;
160};
161
162union tc_dtp_reg {
163 struct {
164 u32 : 12;
165 u32 overclock_tXP : 1; /* [12..12] */
166 u32 overclock_tXPDLL : 1; /* [13..13] */
167 u32 : 18;
168 };
169 u32 raw;
170};
171
172union tc_rfp_reg {
173 struct {
174 u32 oref_ri : 8; /* [ 7.. 0] */
175 u32 refresh_high_wm : 4; /* [11.. 8] */
176 u32 refresh_panic_wm : 4; /* [15..12] */
177 u32 refresh_2x_control : 2; /* [17..16] */
178 u32 : 14;
179 };
180 u32 raw;
181};
182
183union tc_rftp_reg {
184 struct {
185 u32 tREFI : 16; /* [15.. 0] */
186 u32 tRFC : 9; /* [24..16] */
187 u32 tREFIx9 : 7; /* [31..25] */
188 };
189 u32 raw;
190};
191
192union tc_srftp_reg {
193 struct {
194 u32 tXSDLL : 12; /* [11.. 0] */
195 u32 tXS_offset : 4; /* [15..12] */
196 u32 tZQOPER : 10; /* [25..16] */
197 u32 : 2;
198 u32 tMOD : 4; /* [31..28] */
199 };
200 u32 raw;
201};
202
Angel Ponsffd50152020-11-12 11:03:10 +0100203typedef struct ramctr_timing_st ramctr_timing;
204
Angel Pons8f0757e2020-11-11 23:03:36 +0100205void iosav_write_sequence(const int ch, const struct iosav_ssq *seq, const unsigned int length);
Angel Pons1c505f82020-11-11 20:55:35 +0100206void iosav_run_queue(const int ch, const u8 loops, const u8 as_timer);
207void iosav_run_once(const int ch);
208void wait_for_iosav(int channel);
209
Angel Ponsffd50152020-11-12 11:03:10 +0100210void iosav_write_zqcs_sequence(int channel, int slotrank, u32 gap, u32 post, u32 wrap);
211void iosav_write_prea_sequence(int channel, int slotrank, u32 post, u32 wrap);
212void iosav_write_read_mpr_sequence(
213 int channel, int slotrank, u32 tMOD, u32 loops, u32 gap, u32 loops2, u32 post2);
214void iosav_write_misc_write_sequence(ramctr_timing *ctrl, int channel, int slotrank,
215 u32 gap0, u32 loops0, u32 gap1, u32 loops2, u32 wrap2);
216void iosav_write_command_training_sequence(
217 ramctr_timing *ctrl, int channel, int slotrank, unsigned int address);
218void iosav_write_data_write_sequence(ramctr_timing *ctrl, int channel, int slotrank);
219void iosav_write_aggressive_write_read_sequence(ramctr_timing *ctrl, int channel, int slotrank);
220void iosav_write_memory_test_sequence(ramctr_timing *ctrl, int channel, int slotrank);
221
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +0100222/* FIXME: Vendor BIOS uses 64 but our algorithms are less
223 performant and even 1 seems to be enough in practice. */
Angel Pons7c49cb82020-03-16 23:17:32 +0100224#define NUM_PATTERNS 4
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +0100225
Angel Pons5c1baf52020-03-22 12:23:35 +0100226/*
227 * WARNING: Do not forget to increase MRC_CACHE_VERSION when the saved data is changed!
228 */
Patrick Rudolphdd662872017-10-28 18:20:11 +0200229#define MRC_CACHE_VERSION 5
Angel Pons5c1baf52020-03-22 12:23:35 +0100230
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +0100231typedef struct odtmap_st {
232 u16 rttwr;
233 u16 rttnom;
234} odtmap;
235
Angel Pons5c1baf52020-03-22 12:23:35 +0100236/* WARNING: Do not forget to increase MRC_CACHE_VERSION when this struct is changed! */
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +0100237typedef struct dimm_info_st {
238 dimm_attr dimm[NUM_CHANNELS][NUM_SLOTS];
239} dimm_info;
240
Angel Pons5c1baf52020-03-22 12:23:35 +0100241/* WARNING: Do not forget to increase MRC_CACHE_VERSION when this struct is changed! */
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +0100242struct ram_rank_timings {
Angel Pons7c49cb82020-03-16 23:17:32 +0100243 /* ROUNDT_LAT register: One byte per slotrank */
Angel Pons88521882020-01-05 20:21:20 +0100244 u8 roundtrip_latency;
245
Angel Pons7c49cb82020-03-16 23:17:32 +0100246 /* IO_LATENCY register: One nibble per slotrank */
Felix Heldef4fe3e2019-12-31 14:15:05 +0100247 u8 io_latency;
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +0100248
Angel Pons7c49cb82020-03-16 23:17:32 +0100249 /* Phase interpolator coding for command and control */
Angel Pons88521882020-01-05 20:21:20 +0100250 int pi_coding;
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +0100251
252 struct ram_lane_timings {
Angel Pons7c49cb82020-03-16 23:17:32 +0100253 /* Lane register offset 0x10 */
254 u16 timA; /* bits 0 - 5, bits 16 - 18 */
255 u8 rising; /* bits 8 - 14 */
256 u8 falling; /* bits 20 - 26 */
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +0100257
Angel Pons7c49cb82020-03-16 23:17:32 +0100258 /* Lane register offset 0x20 */
259 int timC; /* bits 0 - 5, 19 */
260 u16 timB; /* bits 8 - 13, 15 - 17 */
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +0100261 } lanes[NUM_LANES];
262};
263
Angel Pons5c1baf52020-03-22 12:23:35 +0100264/* WARNING: Do not forget to increase MRC_CACHE_VERSION when this struct is changed! */
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +0100265typedef struct ramctr_timing_st {
266 u16 spd_crc[NUM_CHANNELS][NUM_SLOTS];
Angel Pons80037f72020-03-21 13:12:37 +0100267
268 /* CPUID value */
269 u32 cpu;
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +0100270
Patrick Rudolph77eaba32016-11-11 18:55:54 +0100271 /* DDR base_freq = 100 Mhz / 133 Mhz */
272 u8 base_freq;
273
Angel Pons48409b82020-03-23 22:19:29 +0100274 /* Frequency index */
275 u32 FRQ;
276
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +0100277 u16 cas_supported;
Angel Pons7c49cb82020-03-16 23:17:32 +0100278 /* Latencies are in units of ns, scaled by x256 */
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +0100279 u32 tCK;
280 u32 tAA;
281 u32 tWR;
282 u32 tRCD;
283 u32 tRRD;
284 u32 tRP;
285 u32 tRAS;
286 u32 tRFC;
287 u32 tWTR;
288 u32 tRTP;
289 u32 tFAW;
Dan Elkoubydabebc32018-04-13 18:47:10 +0300290 u32 tCWL;
291 u32 tCMD;
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +0100292 /* Latencies in terms of clock cycles
Angel Pons7c49cb82020-03-16 23:17:32 +0100293 They are saved separately as they are needed for DRAM MRS commands */
294 u8 CAS; /* CAS read latency */
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +0100295 u8 CWL; /* CAS write latency */
296
297 u32 tREFI;
298 u32 tMOD;
299 u32 tXSOffset;
300 u32 tWLO;
301 u32 tCKE;
302 u32 tXPDLL;
303 u32 tXP;
304 u32 tAONPD;
305
Angel Pons7c49cb82020-03-16 23:17:32 +0100306 /* Bits [0..11] of PM_DLL_CONFIG: Master DLL wakeup delay timer */
Angel Pons88521882020-01-05 20:21:20 +0100307 u16 mdll_wake_delay;
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +0100308
309 u8 rankmap[NUM_CHANNELS];
310 int ref_card_offset[NUM_CHANNELS];
311 u32 mad_dimm[NUM_CHANNELS];
312 int channel_size_mb[NUM_CHANNELS];
313 u32 cmd_stretch[NUM_CHANNELS];
314
Angel Pons88521882020-01-05 20:21:20 +0100315 int pi_code_offset;
316 int pi_coding_threshold;
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +0100317
Patrick Rudolph05d4bf7e2017-10-28 16:36:09 +0200318 bool ecc_supported;
319 bool ecc_forced;
Patrick Rudolphdd662872017-10-28 18:20:11 +0200320 bool ecc_enabled;
321 int lanes; /* active lanes: 8 or 9 */
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +0100322 int edge_offset[3];
323 int timC_offset[3];
324
325 int extended_temperature_range;
326 int auto_self_refresh;
327
328 int rank_mirror[NUM_CHANNELS][NUM_SLOTRANKS];
329
330 struct ram_rank_timings timings[NUM_CHANNELS][NUM_SLOTRANKS];
331
332 dimm_info info;
333} ramctr_timing;
334
Felix Held87ddea22020-01-26 04:55:27 +0100335#define SOUTHBRIDGE PCI_DEV(0, 0x1f, 0)
336
Patrick Rudolphdd662872017-10-28 18:20:11 +0200337#define FOR_ALL_LANES for (lane = 0; lane < ctrl->lanes; lane++)
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +0100338#define FOR_ALL_CHANNELS for (channel = 0; channel < NUM_CHANNELS; channel++)
339#define FOR_ALL_POPULATED_RANKS for (slotrank = 0; slotrank < NUM_SLOTRANKS; slotrank++) if (ctrl->rankmap[channel] & (1 << slotrank))
340#define FOR_ALL_POPULATED_CHANNELS for (channel = 0; channel < NUM_CHANNELS; channel++) if (ctrl->rankmap[channel])
341#define MAX_EDGE_TIMING 71
342#define MAX_TIMC 127
343#define MAX_TIMB 511
344#define MAX_TIMA 127
345#define MAX_CAS 18
346#define MIN_CAS 4
347
Angel Pons7c49cb82020-03-16 23:17:32 +0100348#define MAKE_ERR ((channel << 16) | (slotrank << 8) | 1)
349#define GET_ERR_CHANNEL(x) (x >> 16)
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +0100350
Angel Pons88521882020-01-05 20:21:20 +0100351void dram_mrscommands(ramctr_timing *ctrl);
352void program_timings(ramctr_timing *ctrl, int channel);
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +0100353void dram_find_common_params(ramctr_timing *ctrl);
Angel Pons88521882020-01-05 20:21:20 +0100354void dram_xover(ramctr_timing *ctrl);
355void dram_timing_regs(ramctr_timing *ctrl);
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +0100356void dram_dimm_mapping(ramctr_timing *ctrl);
Patrick Rudolphdd662872017-10-28 18:20:11 +0200357void dram_dimm_set_mapping(ramctr_timing *ctrl, int training);
Angel Pons88521882020-01-05 20:21:20 +0100358void dram_zones(ramctr_timing *ctrl, int training);
Angel Pons88521882020-01-05 20:21:20 +0100359void dram_memorymap(ramctr_timing *ctrl, int me_uma_size);
360void dram_jedecreset(ramctr_timing *ctrl);
361int read_training(ramctr_timing *ctrl);
362int write_training(ramctr_timing *ctrl);
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +0100363int command_training(ramctr_timing *ctrl);
Angel Pons4c79f932020-11-14 01:26:52 +0100364int read_mpr_training(ramctr_timing *ctrl);
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +0100365int discover_edges_write(ramctr_timing *ctrl);
366int discover_timC_write(ramctr_timing *ctrl);
Angel Pons88521882020-01-05 20:21:20 +0100367void normalize_training(ramctr_timing *ctrl);
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +0100368int channel_test(ramctr_timing *ctrl);
Angel Pons88521882020-01-05 20:21:20 +0100369void set_scrambling_seed(ramctr_timing *ctrl);
Angel Pons89ae6b82020-03-21 13:23:32 +0100370void set_wmm_behavior(const u32 cpu);
Angel Pons88521882020-01-05 20:21:20 +0100371void prepare_training(ramctr_timing *ctrl);
Angel Pons7c49cb82020-03-16 23:17:32 +0100372void set_read_write_timings(ramctr_timing *ctrl);
Angel Pons88521882020-01-05 20:21:20 +0100373void set_normal_operation(ramctr_timing *ctrl);
374void final_registers(ramctr_timing *ctrl);
375void restore_timings(ramctr_timing *ctrl);
Angel Ponsefbed262020-03-23 23:18:03 +0100376int try_init_dram_ddr3(ramctr_timing *ctrl, int fast_boot, int s3resume, int me_uma_size);
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +0100377
Patrick Rudolphdd662872017-10-28 18:20:11 +0200378void channel_scrub(ramctr_timing *ctrl);
Patrick Rudolph05d4bf7e2017-10-28 16:36:09 +0200379bool get_host_ecc_cap(void);
380bool get_host_ecc_forced(void);
381
Patrick Rudolph305035c2016-11-11 18:38:50 +0100382#endif