blob: 4e23abd956effc03d80ab394c69eed429422904f [file] [log] [blame]
Angel Pons6e5aabd2020-03-23 23:44:42 +01001/* SPDX-License-Identifier: GPL-2.0-only */
2/* This file is part of the coreboot project. */
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +01003
4#ifndef RAMINIT_COMMON_H
5#define RAMINIT_COMMON_H
6
Felix Held380c6b22020-01-26 05:06:38 +01007#include <stdint.h>
8
Angel Pons7c49cb82020-03-16 23:17:32 +01009#define BASEFREQ 133
10#define tDLLK 512
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +010011
Angel Pons7c49cb82020-03-16 23:17:32 +010012#define IS_SANDY_CPU(x) ((x & 0xffff0) == 0x206a0)
13#define IS_SANDY_CPU_C(x) ((x & 0xf) == 4)
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +010014#define IS_SANDY_CPU_D0(x) ((x & 0xf) == 5)
15#define IS_SANDY_CPU_D1(x) ((x & 0xf) == 6)
16#define IS_SANDY_CPU_D2(x) ((x & 0xf) == 7)
17
Angel Pons7c49cb82020-03-16 23:17:32 +010018#define IS_IVY_CPU(x) ((x & 0xffff0) == 0x306a0)
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +010019#define IS_IVY_CPU_C(x) ((x & 0xf) == 4)
20#define IS_IVY_CPU_K(x) ((x & 0xf) == 5)
21#define IS_IVY_CPU_D(x) ((x & 0xf) == 6)
22#define IS_IVY_CPU_E(x) ((x & 0xf) >= 8)
23
Angel Pons7c49cb82020-03-16 23:17:32 +010024#define NUM_CHANNELS 2
25#define NUM_SLOTRANKS 4
26#define NUM_SLOTS 2
27#define NUM_LANES 8
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +010028
29/* FIXME: Vendor BIOS uses 64 but our algorithms are less
30 performant and even 1 seems to be enough in practice. */
Angel Pons7c49cb82020-03-16 23:17:32 +010031#define NUM_PATTERNS 4
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +010032
Angel Pons5c1baf52020-03-22 12:23:35 +010033/*
34 * WARNING: Do not forget to increase MRC_CACHE_VERSION when the saved data is changed!
35 */
Angel Pons48409b82020-03-23 22:19:29 +010036#define MRC_CACHE_VERSION 3
Angel Pons5c1baf52020-03-22 12:23:35 +010037
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +010038typedef struct odtmap_st {
39 u16 rttwr;
40 u16 rttnom;
41} odtmap;
42
Angel Pons5c1baf52020-03-22 12:23:35 +010043/* WARNING: Do not forget to increase MRC_CACHE_VERSION when this struct is changed! */
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +010044typedef struct dimm_info_st {
45 dimm_attr dimm[NUM_CHANNELS][NUM_SLOTS];
46} dimm_info;
47
Angel Pons5c1baf52020-03-22 12:23:35 +010048/* WARNING: Do not forget to increase MRC_CACHE_VERSION when this struct is changed! */
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +010049struct ram_rank_timings {
Angel Pons7c49cb82020-03-16 23:17:32 +010050 /* ROUNDT_LAT register: One byte per slotrank */
Angel Pons88521882020-01-05 20:21:20 +010051 u8 roundtrip_latency;
52
Angel Pons7c49cb82020-03-16 23:17:32 +010053 /* IO_LATENCY register: One nibble per slotrank */
Felix Heldef4fe3e2019-12-31 14:15:05 +010054 u8 io_latency;
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +010055
Angel Pons7c49cb82020-03-16 23:17:32 +010056 /* Phase interpolator coding for command and control */
Angel Pons88521882020-01-05 20:21:20 +010057 int pi_coding;
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +010058
59 struct ram_lane_timings {
Angel Pons7c49cb82020-03-16 23:17:32 +010060 /* Lane register offset 0x10 */
61 u16 timA; /* bits 0 - 5, bits 16 - 18 */
62 u8 rising; /* bits 8 - 14 */
63 u8 falling; /* bits 20 - 26 */
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +010064
Angel Pons7c49cb82020-03-16 23:17:32 +010065 /* Lane register offset 0x20 */
66 int timC; /* bits 0 - 5, 19 */
67 u16 timB; /* bits 8 - 13, 15 - 17 */
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +010068 } lanes[NUM_LANES];
69};
70
Angel Pons5c1baf52020-03-22 12:23:35 +010071/* WARNING: Do not forget to increase MRC_CACHE_VERSION when this struct is changed! */
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +010072typedef struct ramctr_timing_st {
73 u16 spd_crc[NUM_CHANNELS][NUM_SLOTS];
Angel Pons80037f72020-03-21 13:12:37 +010074
75 /* CPUID value */
76 u32 cpu;
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +010077
Patrick Rudolph77eaba32016-11-11 18:55:54 +010078 /* DDR base_freq = 100 Mhz / 133 Mhz */
79 u8 base_freq;
80
Angel Pons48409b82020-03-23 22:19:29 +010081 /* Frequency index */
82 u32 FRQ;
83
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +010084 u16 cas_supported;
Angel Pons7c49cb82020-03-16 23:17:32 +010085 /* Latencies are in units of ns, scaled by x256 */
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +010086 u32 tCK;
87 u32 tAA;
88 u32 tWR;
89 u32 tRCD;
90 u32 tRRD;
91 u32 tRP;
92 u32 tRAS;
93 u32 tRFC;
94 u32 tWTR;
95 u32 tRTP;
96 u32 tFAW;
Dan Elkoubydabebc32018-04-13 18:47:10 +030097 u32 tCWL;
98 u32 tCMD;
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +010099 /* Latencies in terms of clock cycles
Angel Pons7c49cb82020-03-16 23:17:32 +0100100 They are saved separately as they are needed for DRAM MRS commands */
101 u8 CAS; /* CAS read latency */
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +0100102 u8 CWL; /* CAS write latency */
103
104 u32 tREFI;
105 u32 tMOD;
106 u32 tXSOffset;
107 u32 tWLO;
108 u32 tCKE;
109 u32 tXPDLL;
110 u32 tXP;
111 u32 tAONPD;
112
Angel Pons7c49cb82020-03-16 23:17:32 +0100113 /* Bits [0..11] of PM_DLL_CONFIG: Master DLL wakeup delay timer */
Angel Pons88521882020-01-05 20:21:20 +0100114 u16 mdll_wake_delay;
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +0100115
116 u8 rankmap[NUM_CHANNELS];
117 int ref_card_offset[NUM_CHANNELS];
118 u32 mad_dimm[NUM_CHANNELS];
119 int channel_size_mb[NUM_CHANNELS];
120 u32 cmd_stretch[NUM_CHANNELS];
121
Angel Pons88521882020-01-05 20:21:20 +0100122 int pi_code_offset;
123 int pi_coding_threshold;
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +0100124
125 int edge_offset[3];
126 int timC_offset[3];
127
128 int extended_temperature_range;
129 int auto_self_refresh;
130
131 int rank_mirror[NUM_CHANNELS][NUM_SLOTRANKS];
132
133 struct ram_rank_timings timings[NUM_CHANNELS][NUM_SLOTRANKS];
134
135 dimm_info info;
136} ramctr_timing;
137
Felix Held87ddea22020-01-26 04:55:27 +0100138#define SOUTHBRIDGE PCI_DEV(0, 0x1f, 0)
139
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +0100140#define FOR_ALL_LANES for (lane = 0; lane < NUM_LANES; lane++)
141#define FOR_ALL_CHANNELS for (channel = 0; channel < NUM_CHANNELS; channel++)
142#define FOR_ALL_POPULATED_RANKS for (slotrank = 0; slotrank < NUM_SLOTRANKS; slotrank++) if (ctrl->rankmap[channel] & (1 << slotrank))
143#define FOR_ALL_POPULATED_CHANNELS for (channel = 0; channel < NUM_CHANNELS; channel++) if (ctrl->rankmap[channel])
144#define MAX_EDGE_TIMING 71
145#define MAX_TIMC 127
146#define MAX_TIMB 511
147#define MAX_TIMA 127
148#define MAX_CAS 18
149#define MIN_CAS 4
150
Angel Pons7c49cb82020-03-16 23:17:32 +0100151#define MAKE_ERR ((channel << 16) | (slotrank << 8) | 1)
152#define GET_ERR_CHANNEL(x) (x >> 16)
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +0100153
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +0100154u8 get_CWL(u32 tCK);
Angel Pons88521882020-01-05 20:21:20 +0100155void dram_mrscommands(ramctr_timing *ctrl);
156void program_timings(ramctr_timing *ctrl, int channel);
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +0100157void dram_find_common_params(ramctr_timing *ctrl);
Angel Pons88521882020-01-05 20:21:20 +0100158void dram_xover(ramctr_timing *ctrl);
159void dram_timing_regs(ramctr_timing *ctrl);
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +0100160void dram_dimm_mapping(ramctr_timing *ctrl);
Angel Pons88521882020-01-05 20:21:20 +0100161void dram_dimm_set_mapping(ramctr_timing *ctrl);
162void dram_zones(ramctr_timing *ctrl, int training);
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +0100163unsigned int get_mem_min_tck(void);
Angel Pons88521882020-01-05 20:21:20 +0100164void dram_memorymap(ramctr_timing *ctrl, int me_uma_size);
165void dram_jedecreset(ramctr_timing *ctrl);
166int read_training(ramctr_timing *ctrl);
167int write_training(ramctr_timing *ctrl);
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +0100168int command_training(ramctr_timing *ctrl);
169int discover_edges(ramctr_timing *ctrl);
170int discover_edges_write(ramctr_timing *ctrl);
171int discover_timC_write(ramctr_timing *ctrl);
Angel Pons88521882020-01-05 20:21:20 +0100172void normalize_training(ramctr_timing *ctrl);
173void write_controller_mr(ramctr_timing *ctrl);
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +0100174int channel_test(ramctr_timing *ctrl);
Angel Pons88521882020-01-05 20:21:20 +0100175void set_scrambling_seed(ramctr_timing *ctrl);
Angel Pons89ae6b82020-03-21 13:23:32 +0100176void set_wmm_behavior(const u32 cpu);
Angel Pons88521882020-01-05 20:21:20 +0100177void prepare_training(ramctr_timing *ctrl);
Angel Pons7c49cb82020-03-16 23:17:32 +0100178void set_read_write_timings(ramctr_timing *ctrl);
Angel Pons88521882020-01-05 20:21:20 +0100179void set_normal_operation(ramctr_timing *ctrl);
180void final_registers(ramctr_timing *ctrl);
181void restore_timings(ramctr_timing *ctrl);
Angel Ponsefbed262020-03-23 23:18:03 +0100182int try_init_dram_ddr3(ramctr_timing *ctrl, int fast_boot, int s3resume, int me_uma_size);
Patrick Rudolphfd5fa2a2016-11-11 18:22:33 +0100183
Angel Pons7c49cb82020-03-16 23:17:32 +0100184int try_init_dram_ddr3_snb(ramctr_timing *ctrl, int fast_boot, int s3_resume, int me_uma_size);
Patrick Rudolph305035c2016-11-11 18:38:50 +0100185
186#endif