blob: 02b47db97f3077168daec30837b718efae124e17 [file] [log] [blame]
Angel Ponsd28443e2020-04-05 13:22:44 +02001/* SPDX-License-Identifier: GPL-2.0-only */
Matt DeVillierc12e5ae2016-11-27 02:19:02 -06002
Matt DeVillierc12e5ae2016-11-27 02:19:02 -06003#include <stdint.h>
Matt DeVillierc12e5ae2016-11-27 02:19:02 -06004#include <string.h>
Angel Pons77ef99b2021-02-11 14:25:44 +01005#include <ec/google/chromeec/ec.h>
Matt DeVillierc12e5ae2016-11-27 02:19:02 -06006#include <northbridge/intel/haswell/raminit.h>
7#include <southbridge/intel/lynxpoint/pch.h>
8#include <southbridge/intel/lynxpoint/lp_gpio.h>
Matt DeVillierc12e5ae2016-11-27 02:19:02 -06009#include "../../onboard.h"
10#include "../../variant.h"
11
Matt DeVillierc12e5ae2016-11-27 02:19:02 -060012/* Copy SPD data for on-board memory */
Angel Pons6eea1912020-07-03 14:14:30 +020013void copy_spd(struct pei_data *peid)
Matt DeVillierc12e5ae2016-11-27 02:19:02 -060014{
15 const int gpio_vector[] = {13, 9, 47, -1};
Angel Pons77ef99b2021-02-11 14:25:44 +010016
17 unsigned int spd_index = fill_spd_for_index(peid->spd_data[0], get_gpios(gpio_vector));
18
Karthikeyan Ramasubramanianc80ff842018-09-17 16:19:34 -060019 uint32_t board_version = PEPPY_BOARD_VERSION_PROTO;
Karthikeyan Ramasubramanianc80ff842018-09-17 16:19:34 -060020 google_chromeec_get_board_version(&board_version);
21 switch (board_version) {
Matt DeVillierc12e5ae2016-11-27 02:19:02 -060022 case PEPPY_BOARD_VERSION_PROTO:
23 /* Index 0 is 2GB config with CH0 only. */
24 if (spd_index == 0)
25 peid->dimm_channel1_disabled = 3;
Matt DeVilliercadd7c72017-05-29 19:10:57 -050026 else
Angel Pons77ef99b2021-02-11 14:25:44 +010027 memcpy(peid->spd_data[1], peid->spd_data[0], SPD_LEN);
Matt DeVillierc12e5ae2016-11-27 02:19:02 -060028 break;
29
30 case PEPPY_BOARD_VERSION_EVT:
31 default:
Matt DeVillierf41eea42019-12-26 20:10:32 -060032 /* Index 0-3 are 4GB config with both CH0 and CH1.
33 * Index 4-7 are 2GB config with CH0 only. */
Matt DeVillierc12e5ae2016-11-27 02:19:02 -060034 if (spd_index > 3)
35 peid->dimm_channel1_disabled = 3;
Matt DeVilliercadd7c72017-05-29 19:10:57 -050036 else
Angel Pons77ef99b2021-02-11 14:25:44 +010037 memcpy(peid->spd_data[1], peid->spd_data[0], SPD_LEN);
Matt DeVillierc12e5ae2016-11-27 02:19:02 -060038 break;
39 }
Matt DeVillierc12e5ae2016-11-27 02:19:02 -060040}
41
Angel Ponsa3c6ed02021-02-11 13:59:12 +010042const struct usb2_port_setting mainboard_usb2_ports[MAX_USB2_PORTS] = {
43 /* Length, Enable, OCn#, Location */
44 { 0x0150, 1, USB_OC_PIN_SKIP, /* P0: LTE */
45 USB_PORT_MINI_PCIE },
46 { 0x0040, 1, 0, /* P1: Port A, CN10 */
47 USB_PORT_BACK_PANEL },
48 { 0x0080, 1, USB_OC_PIN_SKIP, /* P2: CCD */
49 USB_PORT_INTERNAL },
50 { 0x0040, 1, USB_OC_PIN_SKIP, /* P3: BT */
51 USB_PORT_MINI_PCIE },
52 { 0x0040, 1, 2, /* P4: Port B, CN6 */
53 USB_PORT_BACK_PANEL },
54 { 0x0000, 0, USB_OC_PIN_SKIP, /* P5: EMPTY */
55 USB_PORT_SKIP },
56 { 0x0150, 1, USB_OC_PIN_SKIP, /* P6: SD Card */
57 USB_PORT_FLEX },
58 { 0x0000, 0, USB_OC_PIN_SKIP, /* P7: EMPTY */
59 USB_PORT_SKIP },
60};
Matt DeVillierc12e5ae2016-11-27 02:19:02 -060061
Angel Ponsa3c6ed02021-02-11 13:59:12 +010062const struct usb3_port_setting mainboard_usb3_ports[MAX_USB3_PORTS] = {
63 /* Enable, OCn# */
64 { 1, 0 }, /* P1; Port A, CN6 */
65 { 0, USB_OC_PIN_SKIP }, /* P2; */
66 { 0, USB_OC_PIN_SKIP }, /* P3; */
67 { 0, USB_OC_PIN_SKIP }, /* P4; */
68};