blob: 17d8955febc4170b0a13dd721e0eeedc190bf438 [file] [log] [blame]
Felix Held3c44c622022-01-10 20:57:29 +01001/* SPDX-License-Identifier: GPL-2.0-only */
2
3/* TODO: Check if this is still correct */
4
5/* ACPI - create the Fixed ACPI Description Tables (FADT) */
6
7#include <acpi/acpi.h>
8#include <acpi/acpigen.h>
9#include <amdblocks/acpi.h>
Felix Held665476d2022-08-03 22:18:18 +020010#include <amdblocks/cppc.h>
Felix Held3c44c622022-01-10 20:57:29 +010011#include <amdblocks/cpu.h>
12#include <amdblocks/acpimmio.h>
13#include <amdblocks/ioapic.h>
14#include <arch/ioapic.h>
15#include <arch/smp/mpspec.h>
16#include <console/console.h>
17#include <cpu/amd/cpuid.h>
Felix Held3c44c622022-01-10 20:57:29 +010018#include <cpu/x86/smm.h>
19#include <soc/acpi.h>
20#include <soc/iomap.h>
Felix Held3c44c622022-01-10 20:57:29 +010021#include <types.h>
22#include "chip.h"
Felix Held3c44c622022-01-10 20:57:29 +010023
24unsigned long acpi_fill_madt(unsigned long current)
25{
Kyösti Mälkki2e65e9c2021-06-16 11:00:40 +030026 current += acpi_create_madt_ioapic_from_hw((acpi_madt_ioapic_t *)current, IO_APIC_ADDR);
Felix Held3c44c622022-01-10 20:57:29 +010027
Kyösti Mälkki2e65e9c2021-06-16 11:00:40 +030028 current += acpi_create_madt_ioapic_from_hw((acpi_madt_ioapic_t *)current,
29 GNB_IO_APIC_ADDR);
Felix Held3c44c622022-01-10 20:57:29 +010030
31 /* PIT is connected to legacy IRQ 0, but IOAPIC GSI 2 */
32 current += acpi_create_madt_irqoverride((acpi_madt_irqoverride_t *)current,
33 MP_BUS_ISA, 0, 2,
34 MP_IRQ_TRIGGER_DEFAULT | MP_IRQ_POLARITY_DEFAULT);
35 /* SCI IRQ type override */
36 current += acpi_create_madt_irqoverride((acpi_madt_irqoverride_t *)current,
37 MP_BUS_ISA, ACPI_SCI_IRQ, ACPI_SCI_IRQ,
38 MP_IRQ_TRIGGER_LEVEL | MP_IRQ_POLARITY_LOW);
39 current = acpi_fill_madt_irqoverride(current);
40
Felix Held3c44c622022-01-10 20:57:29 +010041 return current;
42}
43
44/*
45 * Reference section 5.2.9 Fixed ACPI Description Table (FADT)
46 * in the ACPI 3.0b specification.
47 */
48void acpi_fill_fadt(acpi_fadt_t *fadt)
49{
Jon Murphy4f732422022-08-05 15:43:44 -060050 const struct soc_amd_mendocino_config *cfg = config_of_soc();
Felix Held3c44c622022-01-10 20:57:29 +010051
52 printk(BIOS_DEBUG, "pm_base: 0x%04x\n", ACPI_IO_BASE);
53
54 fadt->sci_int = ACPI_SCI_IRQ;
55
56 if (permanent_smi_handler()) {
57 fadt->smi_cmd = APM_CNT;
58 fadt->acpi_enable = APM_CNT_ACPI_ENABLE;
59 fadt->acpi_disable = APM_CNT_ACPI_DISABLE;
60 }
61
Felix Held3c44c622022-01-10 20:57:29 +010062 fadt->pm1a_evt_blk = ACPI_PM_EVT_BLK;
63 fadt->pm1a_cnt_blk = ACPI_PM1_CNT_BLK;
64 fadt->pm_tmr_blk = ACPI_PM_TMR_BLK;
65 fadt->gpe0_blk = ACPI_GPE0_BLK;
66
67 fadt->pm1_evt_len = 4; /* 32 bits */
68 fadt->pm1_cnt_len = 2; /* 16 bits */
69 fadt->pm_tmr_len = 4; /* 32 bits */
70 fadt->gpe0_blk_len = 8; /* 64 bits */
71
Felix Held164c5ed2022-10-18 00:11:48 +020072 fill_fadt_extended_pm_regs(fadt);
73
Felix Held54c80e12023-02-21 17:59:42 +010074 /* p_lvl2_lat and p_lvl3_lat match what the AGESA code does, but those values are
75 overridden by the _CST packages in the processor devices. */
Felix Held3c44c622022-01-10 20:57:29 +010076 fadt->p_lvl2_lat = ACPI_FADT_C2_NOT_SUPPORTED;
77 fadt->p_lvl3_lat = ACPI_FADT_C3_NOT_SUPPORTED;
Felix Held3c44c622022-01-10 20:57:29 +010078 fadt->day_alrm = RTC_DATE_ALARM;
Felix Held3c44c622022-01-10 20:57:29 +010079 fadt->century = RTC_ALT_CENTURY;
80 fadt->iapc_boot_arch = cfg->common_config.fadt_boot_arch; /* legacy free default */
81 fadt->flags |= ACPI_FADT_WBINVD | /* See table 5-34 ACPI 6.3 spec */
82 ACPI_FADT_C1_SUPPORTED |
83 ACPI_FADT_S4_RTC_WAKE |
84 ACPI_FADT_32BIT_TIMER |
85 ACPI_FADT_PCI_EXPRESS_WAKE |
86 ACPI_FADT_PLATFORM_CLOCK |
87 ACPI_FADT_S4_RTC_VALID |
88 ACPI_FADT_REMOTE_POWER_ON;
89 if (cfg->s0ix_enable)
90 fadt->flags |= ACPI_FADT_LOW_PWR_IDLE_S0;
91
92 fadt->flags |= cfg->common_config.fadt_flags; /* additional board-specific flags */
Felix Held3c44c622022-01-10 20:57:29 +010093}
94
Felix Helde23c4252023-03-07 00:03:46 +010095const acpi_cstate_t cstate_cfg_table[] = {
96 [0] = {
97 .ctype = 1,
98 .latency = 1,
99 .power = 0,
100 },
101 [1] = {
102 .ctype = 2,
103 .latency = 0x12,
104 .power = 0,
105 },
106 [2] = {
107 .ctype = 3,
108 .latency = 350,
109 .power = 0,
110 },
111};
112
113const acpi_cstate_t *get_cstate_config_data(size_t *size)
114{
115 *size = ARRAY_SIZE(cstate_cfg_table);
116 return cstate_cfg_table;
117}