blob: 75dcf82efce3a11c10aa14643ac0476b5a4134a1 [file] [log] [blame]
Felix Held3c44c622022-01-10 20:57:29 +01001/* SPDX-License-Identifier: GPL-2.0-only */
2
3/* TODO: Check if this is still correct */
4
5/* ACPI - create the Fixed ACPI Description Tables (FADT) */
6
7#include <acpi/acpi.h>
8#include <acpi/acpigen.h>
9#include <amdblocks/acpi.h>
Felix Held665476d2022-08-03 22:18:18 +020010#include <amdblocks/cppc.h>
Felix Held3c44c622022-01-10 20:57:29 +010011#include <amdblocks/cpu.h>
12#include <amdblocks/acpimmio.h>
13#include <amdblocks/ioapic.h>
14#include <arch/ioapic.h>
15#include <arch/smp/mpspec.h>
16#include <console/console.h>
17#include <cpu/amd/cpuid.h>
18#include <cpu/amd/msr.h>
19#include <cpu/x86/smm.h>
20#include <soc/acpi.h>
21#include <soc/iomap.h>
22#include <soc/msr.h>
23#include <types.h>
24#include "chip.h"
Felix Held3c44c622022-01-10 20:57:29 +010025
26unsigned long acpi_fill_madt(unsigned long current)
27{
28 /* create all subtables for processors */
29 current = acpi_create_madt_lapics(current);
30
31 current += acpi_create_madt_ioapic((acpi_madt_ioapic_t *)current,
32 FCH_IOAPIC_ID, IO_APIC_ADDR, 0);
33
34 current += acpi_create_madt_ioapic((acpi_madt_ioapic_t *)current,
35 GNB_IOAPIC_ID, GNB_IO_APIC_ADDR, IO_APIC_INTERRUPTS);
36
37 /* PIT is connected to legacy IRQ 0, but IOAPIC GSI 2 */
38 current += acpi_create_madt_irqoverride((acpi_madt_irqoverride_t *)current,
39 MP_BUS_ISA, 0, 2,
40 MP_IRQ_TRIGGER_DEFAULT | MP_IRQ_POLARITY_DEFAULT);
41 /* SCI IRQ type override */
42 current += acpi_create_madt_irqoverride((acpi_madt_irqoverride_t *)current,
43 MP_BUS_ISA, ACPI_SCI_IRQ, ACPI_SCI_IRQ,
44 MP_IRQ_TRIGGER_LEVEL | MP_IRQ_POLARITY_LOW);
45 current = acpi_fill_madt_irqoverride(current);
46
47 /* create all subtables for processors */
48 current += acpi_create_madt_lapic_nmi((acpi_madt_lapic_nmi_t *)current,
49 ACPI_MADT_LAPIC_NMI_ALL_PROCESSORS,
50 MP_IRQ_TRIGGER_EDGE | MP_IRQ_POLARITY_HIGH,
51 1 /* 1: LINT1 connect to NMI */);
52
53 return current;
54}
55
56/*
57 * Reference section 5.2.9 Fixed ACPI Description Table (FADT)
58 * in the ACPI 3.0b specification.
59 */
60void acpi_fill_fadt(acpi_fadt_t *fadt)
61{
Jon Murphy4f732422022-08-05 15:43:44 -060062 const struct soc_amd_mendocino_config *cfg = config_of_soc();
Felix Held3c44c622022-01-10 20:57:29 +010063
64 printk(BIOS_DEBUG, "pm_base: 0x%04x\n", ACPI_IO_BASE);
65
66 fadt->sci_int = ACPI_SCI_IRQ;
67
68 if (permanent_smi_handler()) {
69 fadt->smi_cmd = APM_CNT;
70 fadt->acpi_enable = APM_CNT_ACPI_ENABLE;
71 fadt->acpi_disable = APM_CNT_ACPI_DISABLE;
72 }
73
74 fadt->pstate_cnt = 0;
75
76 fadt->pm1a_evt_blk = ACPI_PM_EVT_BLK;
77 fadt->pm1a_cnt_blk = ACPI_PM1_CNT_BLK;
78 fadt->pm_tmr_blk = ACPI_PM_TMR_BLK;
79 fadt->gpe0_blk = ACPI_GPE0_BLK;
80
81 fadt->pm1_evt_len = 4; /* 32 bits */
82 fadt->pm1_cnt_len = 2; /* 16 bits */
83 fadt->pm_tmr_len = 4; /* 32 bits */
84 fadt->gpe0_blk_len = 8; /* 64 bits */
85
86 fadt->p_lvl2_lat = ACPI_FADT_C2_NOT_SUPPORTED;
87 fadt->p_lvl3_lat = ACPI_FADT_C3_NOT_SUPPORTED;
88 fadt->duty_offset = 0; /* Not supported */
89 fadt->duty_width = 0; /* Not supported */
90 fadt->day_alrm = RTC_DATE_ALARM;
91 fadt->mon_alrm = 0;
92 fadt->century = RTC_ALT_CENTURY;
93 fadt->iapc_boot_arch = cfg->common_config.fadt_boot_arch; /* legacy free default */
94 fadt->flags |= ACPI_FADT_WBINVD | /* See table 5-34 ACPI 6.3 spec */
95 ACPI_FADT_C1_SUPPORTED |
96 ACPI_FADT_S4_RTC_WAKE |
97 ACPI_FADT_32BIT_TIMER |
98 ACPI_FADT_PCI_EXPRESS_WAKE |
99 ACPI_FADT_PLATFORM_CLOCK |
100 ACPI_FADT_S4_RTC_VALID |
101 ACPI_FADT_REMOTE_POWER_ON;
102 if (cfg->s0ix_enable)
103 fadt->flags |= ACPI_FADT_LOW_PWR_IDLE_S0;
104
105 fadt->flags |= cfg->common_config.fadt_flags; /* additional board-specific flags */
106
107 fadt->x_pm1a_evt_blk.space_id = ACPI_ADDRESS_SPACE_IO;
108 fadt->x_pm1a_evt_blk.bit_width = 32;
109 fadt->x_pm1a_evt_blk.bit_offset = 0;
110 fadt->x_pm1a_evt_blk.access_size = ACPI_ACCESS_SIZE_WORD_ACCESS;
111 fadt->x_pm1a_evt_blk.addrl = ACPI_PM_EVT_BLK;
112 fadt->x_pm1a_evt_blk.addrh = 0x0;
113
114 fadt->x_pm1a_cnt_blk.space_id = ACPI_ADDRESS_SPACE_IO;
115 fadt->x_pm1a_cnt_blk.bit_width = 16;
116 fadt->x_pm1a_cnt_blk.bit_offset = 0;
117 fadt->x_pm1a_cnt_blk.access_size = ACPI_ACCESS_SIZE_WORD_ACCESS;
118 fadt->x_pm1a_cnt_blk.addrl = ACPI_PM1_CNT_BLK;
119 fadt->x_pm1a_cnt_blk.addrh = 0x0;
120
121 fadt->x_pm_tmr_blk.space_id = ACPI_ADDRESS_SPACE_IO;
122 fadt->x_pm_tmr_blk.bit_width = 32;
123 fadt->x_pm_tmr_blk.bit_offset = 0;
124 fadt->x_pm_tmr_blk.access_size = ACPI_ACCESS_SIZE_DWORD_ACCESS;
125 fadt->x_pm_tmr_blk.addrl = ACPI_PM_TMR_BLK;
126 fadt->x_pm_tmr_blk.addrh = 0x0;
127
128 fadt->x_gpe0_blk.space_id = ACPI_ADDRESS_SPACE_IO;
129 fadt->x_gpe0_blk.bit_width = 64;
130 fadt->x_gpe0_blk.bit_offset = 0;
131 fadt->x_gpe0_blk.access_size = ACPI_ACCESS_SIZE_BYTE_ACCESS;
132 fadt->x_gpe0_blk.addrl = ACPI_GPE0_BLK;
133 fadt->x_gpe0_blk.addrh = 0x0;
134}
135
136static uint32_t get_pstate_core_freq(msr_t pstate_def)
137{
138 uint32_t core_freq, core_freq_mul, core_freq_div;
139 bool valid_freq_divisor;
140
141 /* Core frequency multiplier */
142 core_freq_mul = pstate_def.lo & PSTATE_DEF_LO_FREQ_MUL_MASK;
143
144 /* Core frequency divisor ID */
145 core_freq_div =
146 (pstate_def.lo & PSTATE_DEF_LO_FREQ_DIV_MASK) >> PSTATE_DEF_LO_FREQ_DIV_SHIFT;
147
148 if (core_freq_div == 0) {
149 return 0;
150 } else if ((core_freq_div >= PSTATE_DEF_LO_FREQ_DIV_MIN)
151 && (core_freq_div <= PSTATE_DEF_LO_EIGHTH_STEP_MAX)) {
152 /* Allow 1/8 integer steps for this range */
153 valid_freq_divisor = 1;
154 } else if ((core_freq_div > PSTATE_DEF_LO_EIGHTH_STEP_MAX)
155 && (core_freq_div <= PSTATE_DEF_LO_FREQ_DIV_MAX) && !(core_freq_div & 0x1)) {
156 /* Only allow 1/4 integer steps for this range */
157 valid_freq_divisor = 1;
158 } else {
159 valid_freq_divisor = 0;
160 }
161
162 if (valid_freq_divisor) {
163 /* 25 * core_freq_mul / (core_freq_div / 8) */
164 core_freq =
165 ((PSTATE_DEF_LO_CORE_FREQ_BASE * core_freq_mul * 8) / (core_freq_div));
166 } else {
167 printk(BIOS_WARNING, "Undefined core_freq_div %x used. Force to 1.\n",
168 core_freq_div);
169 core_freq = (PSTATE_DEF_LO_CORE_FREQ_BASE * core_freq_mul);
170 }
171 return core_freq;
172}
173
174static uint32_t get_pstate_core_power(msr_t pstate_def)
175{
176 uint32_t voltage_in_uvolts, core_vid, current_value_amps, current_divisor, power_in_mw;
177
178 /* Core voltage ID */
179 core_vid =
180 (pstate_def.lo & PSTATE_DEF_LO_CORE_VID_MASK) >> PSTATE_DEF_LO_CORE_VID_SHIFT;
181
182 /* Current value in amps */
183 current_value_amps =
184 (pstate_def.lo & PSTATE_DEF_LO_CUR_VAL_MASK) >> PSTATE_DEF_LO_CUR_VAL_SHIFT;
185
186 /* Current divisor */
187 current_divisor =
188 (pstate_def.lo & PSTATE_DEF_LO_CUR_DIV_MASK) >> PSTATE_DEF_LO_CUR_DIV_SHIFT;
189
190 /* Voltage */
Fred Reitberger8d2bfbc2022-06-07 11:34:28 -0400191 if (core_vid == 0x00) {
192 /* Voltage off for VID code 0x00 */
Felix Held3c44c622022-01-10 20:57:29 +0100193 voltage_in_uvolts = 0;
194 } else {
195 voltage_in_uvolts =
Fred Reitberger8d2bfbc2022-06-07 11:34:28 -0400196 SERIAL_VID_BASE_MICROVOLTS + (SERIAL_VID_DECODE_MICROVOLTS * core_vid);
Felix Held3c44c622022-01-10 20:57:29 +0100197 }
198
199 /* Power in mW */
200 power_in_mw = (voltage_in_uvolts) / 1000 * current_value_amps;
201
202 switch (current_divisor) {
203 case 0:
204 break;
205 case 1:
206 power_in_mw = power_in_mw / 10L;
207 break;
208 case 2:
209 power_in_mw = power_in_mw / 100L;
210 break;
211 case 3:
212 /* current_divisor is set to an undefined value.*/
213 printk(BIOS_WARNING, "Undefined current_divisor set for enabled P-state .\n");
214 power_in_mw = 0;
215 break;
216 }
217
218 return power_in_mw;
219}
220
221/*
222 * Populate structure describing enabled p-states and return count of enabled p-states.
223 */
224static size_t get_pstate_info(struct acpi_sw_pstate *pstate_values,
225 struct acpi_xpss_sw_pstate *pstate_xpss_values)
226{
227 msr_t pstate_def;
228 size_t pstate_count, pstate;
229 uint32_t pstate_enable, max_pstate;
230
231 pstate_count = 0;
232 max_pstate = (rdmsr(PS_LIM_REG).lo & PS_LIM_MAX_VAL_MASK) >> PS_MAX_VAL_SHFT;
233
234 for (pstate = 0; pstate <= max_pstate; pstate++) {
235 pstate_def = rdmsr(PSTATE_0_MSR + pstate);
236
237 pstate_enable = (pstate_def.hi & PSTATE_DEF_HI_ENABLE_MASK)
238 >> PSTATE_DEF_HI_ENABLE_SHIFT;
239 if (!pstate_enable)
240 continue;
241
242 pstate_values[pstate_count].core_freq = get_pstate_core_freq(pstate_def);
243 pstate_values[pstate_count].power = get_pstate_core_power(pstate_def);
244 pstate_values[pstate_count].transition_latency = 0;
245 pstate_values[pstate_count].bus_master_latency = 0;
246 pstate_values[pstate_count].control_value = pstate;
247 pstate_values[pstate_count].status_value = pstate;
248
249 pstate_xpss_values[pstate_count].core_freq =
250 (uint64_t)pstate_values[pstate_count].core_freq;
251 pstate_xpss_values[pstate_count].power =
252 (uint64_t)pstate_values[pstate_count].power;
253 pstate_xpss_values[pstate_count].transition_latency = 0;
254 pstate_xpss_values[pstate_count].bus_master_latency = 0;
255 pstate_xpss_values[pstate_count].control_value = (uint64_t)pstate;
256 pstate_xpss_values[pstate_count].status_value = (uint64_t)pstate;
257 pstate_count++;
258 }
259
260 return pstate_count;
261}
262
263void generate_cpu_entries(const struct device *device)
264{
265 int logical_cores;
266 size_t pstate_count, cpu, proc_blk_len;
267 struct acpi_sw_pstate pstate_values[MAX_PSTATES] = { {0} };
268 struct acpi_xpss_sw_pstate pstate_xpss_values[MAX_PSTATES] = { {0} };
269 uint32_t threads_per_core, proc_blk_addr;
270 uint32_t cstate_base_address =
271 rdmsr(MSR_CSTATE_ADDRESS).lo & MSR_CSTATE_ADDRESS_MASK;
272
273 const acpi_addr_t perf_ctrl = {
274 .space_id = ACPI_ADDRESS_SPACE_FIXED,
275 .bit_width = 64,
276 .addrl = PS_CTL_REG,
277 };
278 const acpi_addr_t perf_sts = {
279 .space_id = ACPI_ADDRESS_SPACE_FIXED,
280 .bit_width = 64,
281 .addrl = PS_STS_REG,
282 };
283
284 const acpi_cstate_t cstate_info[] = {
285 [0] = {
286 .ctype = 1,
287 .latency = 1,
288 .power = 0,
289 .resource = {
290 .space_id = ACPI_ADDRESS_SPACE_FIXED,
291 .bit_width = 2,
292 .bit_offset = 2,
293 .addrl = 0,
294 .addrh = 0,
295 },
296 },
297 [1] = {
298 .ctype = 2,
299 .latency = 0x12,
300 .power = 0,
301 .resource = {
302 .space_id = ACPI_ADDRESS_SPACE_IO,
303 .bit_width = 8,
304 .bit_offset = 0,
305 .addrl = cstate_base_address + 1,
306 .addrh = 0,
307 .access_size = ACPI_ACCESS_SIZE_BYTE_ACCESS,
308 },
309 },
310 [2] = {
311 .ctype = 3,
312 .latency = 350,
313 .power = 0,
314 .resource = {
315 .space_id = ACPI_ADDRESS_SPACE_IO,
316 .bit_width = 8,
317 .bit_offset = 0,
318 .addrl = cstate_base_address + 2,
319 .addrh = 0,
320 .access_size = ACPI_ACCESS_SIZE_BYTE_ACCESS,
321 },
322 },
323 };
324
Felix Heldd4b5ad02022-01-25 04:14:05 +0100325 threads_per_core = get_threads_per_core();
Felix Held3c44c622022-01-10 20:57:29 +0100326 pstate_count = get_pstate_info(pstate_values, pstate_xpss_values);
327 logical_cores = get_cpu_count();
328
329 for (cpu = 0; cpu < logical_cores; cpu++) {
330
331 if (cpu == 0) {
332 /* BSP values for \_SB.Pxxx */
333 proc_blk_len = 6;
334 proc_blk_addr = ACPI_GPE0_BLK;
335 } else {
336 /* AP values for \_SB.Pxxx */
337 proc_blk_addr = 0;
338 proc_blk_len = 0;
339 }
340
341 acpigen_write_processor(cpu, proc_blk_addr, proc_blk_len);
342
343 acpigen_write_pct_package(&perf_ctrl, &perf_sts);
344
345 acpigen_write_pss_object(pstate_values, pstate_count);
346
347 acpigen_write_xpss_object(pstate_xpss_values, pstate_count);
348
349 if (CONFIG(ACPI_SSDT_PSD_INDEPENDENT))
350 acpigen_write_PSD_package(cpu / threads_per_core, threads_per_core,
351 HW_ALL);
352 else
353 acpigen_write_PSD_package(0, logical_cores, SW_ALL);
354
355 acpigen_write_PPC(0);
356
357 acpigen_write_CST_package(cstate_info, ARRAY_SIZE(cstate_info));
358
359 acpigen_write_CSD_package(cpu / threads_per_core, threads_per_core,
360 CSD_HW_ALL, 0);
361
Felix Held665476d2022-08-03 22:18:18 +0200362 generate_cppc_entries(cpu);
363
Felix Held3c44c622022-01-10 20:57:29 +0100364 acpigen_pop_len();
365 }
366
367 acpigen_write_processor_package("PPKG", 0, logical_cores);
368}