blob: 1f9e253d415ef122c3c9d4df4560d79c6396aa57 [file] [log] [blame]
Felix Held3c44c622022-01-10 20:57:29 +01001/* SPDX-License-Identifier: GPL-2.0-only */
2
3/* TODO: Check if this is still correct */
4
5/* ACPI - create the Fixed ACPI Description Tables (FADT) */
6
7#include <acpi/acpi.h>
8#include <acpi/acpigen.h>
9#include <amdblocks/acpi.h>
Felix Held665476d2022-08-03 22:18:18 +020010#include <amdblocks/cppc.h>
Felix Held3c44c622022-01-10 20:57:29 +010011#include <amdblocks/cpu.h>
12#include <amdblocks/acpimmio.h>
13#include <amdblocks/ioapic.h>
14#include <arch/ioapic.h>
15#include <arch/smp/mpspec.h>
16#include <console/console.h>
17#include <cpu/amd/cpuid.h>
18#include <cpu/amd/msr.h>
19#include <cpu/x86/smm.h>
20#include <soc/acpi.h>
21#include <soc/iomap.h>
22#include <soc/msr.h>
23#include <types.h>
24#include "chip.h"
Felix Held3c44c622022-01-10 20:57:29 +010025
26unsigned long acpi_fill_madt(unsigned long current)
27{
28 /* create all subtables for processors */
Kyösti Mälkki66b5e1b2022-11-12 21:13:45 +020029 current = acpi_create_madt_lapics_with_nmis(current);
Felix Held3c44c622022-01-10 20:57:29 +010030
Kyösti Mälkki2e65e9c2021-06-16 11:00:40 +030031 current += acpi_create_madt_ioapic_from_hw((acpi_madt_ioapic_t *)current, IO_APIC_ADDR);
Felix Held3c44c622022-01-10 20:57:29 +010032
Kyösti Mälkki2e65e9c2021-06-16 11:00:40 +030033 current += acpi_create_madt_ioapic_from_hw((acpi_madt_ioapic_t *)current,
34 GNB_IO_APIC_ADDR);
Felix Held3c44c622022-01-10 20:57:29 +010035
36 /* PIT is connected to legacy IRQ 0, but IOAPIC GSI 2 */
37 current += acpi_create_madt_irqoverride((acpi_madt_irqoverride_t *)current,
38 MP_BUS_ISA, 0, 2,
39 MP_IRQ_TRIGGER_DEFAULT | MP_IRQ_POLARITY_DEFAULT);
40 /* SCI IRQ type override */
41 current += acpi_create_madt_irqoverride((acpi_madt_irqoverride_t *)current,
42 MP_BUS_ISA, ACPI_SCI_IRQ, ACPI_SCI_IRQ,
43 MP_IRQ_TRIGGER_LEVEL | MP_IRQ_POLARITY_LOW);
44 current = acpi_fill_madt_irqoverride(current);
45
Felix Held3c44c622022-01-10 20:57:29 +010046 return current;
47}
48
49/*
50 * Reference section 5.2.9 Fixed ACPI Description Table (FADT)
51 * in the ACPI 3.0b specification.
52 */
53void acpi_fill_fadt(acpi_fadt_t *fadt)
54{
Jon Murphy4f732422022-08-05 15:43:44 -060055 const struct soc_amd_mendocino_config *cfg = config_of_soc();
Felix Held3c44c622022-01-10 20:57:29 +010056
57 printk(BIOS_DEBUG, "pm_base: 0x%04x\n", ACPI_IO_BASE);
58
59 fadt->sci_int = ACPI_SCI_IRQ;
60
61 if (permanent_smi_handler()) {
62 fadt->smi_cmd = APM_CNT;
63 fadt->acpi_enable = APM_CNT_ACPI_ENABLE;
64 fadt->acpi_disable = APM_CNT_ACPI_DISABLE;
65 }
66
Felix Held3c44c622022-01-10 20:57:29 +010067 fadt->pm1a_evt_blk = ACPI_PM_EVT_BLK;
68 fadt->pm1a_cnt_blk = ACPI_PM1_CNT_BLK;
69 fadt->pm_tmr_blk = ACPI_PM_TMR_BLK;
70 fadt->gpe0_blk = ACPI_GPE0_BLK;
71
72 fadt->pm1_evt_len = 4; /* 32 bits */
73 fadt->pm1_cnt_len = 2; /* 16 bits */
74 fadt->pm_tmr_len = 4; /* 32 bits */
75 fadt->gpe0_blk_len = 8; /* 64 bits */
76
Felix Held164c5ed2022-10-18 00:11:48 +020077 fill_fadt_extended_pm_regs(fadt);
78
Felix Held54c80e12023-02-21 17:59:42 +010079 /* p_lvl2_lat and p_lvl3_lat match what the AGESA code does, but those values are
80 overridden by the _CST packages in the processor devices. */
Felix Held3c44c622022-01-10 20:57:29 +010081 fadt->p_lvl2_lat = ACPI_FADT_C2_NOT_SUPPORTED;
82 fadt->p_lvl3_lat = ACPI_FADT_C3_NOT_SUPPORTED;
Felix Held3c44c622022-01-10 20:57:29 +010083 fadt->day_alrm = RTC_DATE_ALARM;
Felix Held3c44c622022-01-10 20:57:29 +010084 fadt->century = RTC_ALT_CENTURY;
85 fadt->iapc_boot_arch = cfg->common_config.fadt_boot_arch; /* legacy free default */
86 fadt->flags |= ACPI_FADT_WBINVD | /* See table 5-34 ACPI 6.3 spec */
87 ACPI_FADT_C1_SUPPORTED |
88 ACPI_FADT_S4_RTC_WAKE |
89 ACPI_FADT_32BIT_TIMER |
90 ACPI_FADT_PCI_EXPRESS_WAKE |
91 ACPI_FADT_PLATFORM_CLOCK |
92 ACPI_FADT_S4_RTC_VALID |
93 ACPI_FADT_REMOTE_POWER_ON;
94 if (cfg->s0ix_enable)
95 fadt->flags |= ACPI_FADT_LOW_PWR_IDLE_S0;
96
97 fadt->flags |= cfg->common_config.fadt_flags; /* additional board-specific flags */
Felix Held3c44c622022-01-10 20:57:29 +010098}
99
100static uint32_t get_pstate_core_freq(msr_t pstate_def)
101{
102 uint32_t core_freq, core_freq_mul, core_freq_div;
103 bool valid_freq_divisor;
104
105 /* Core frequency multiplier */
106 core_freq_mul = pstate_def.lo & PSTATE_DEF_LO_FREQ_MUL_MASK;
107
108 /* Core frequency divisor ID */
109 core_freq_div =
110 (pstate_def.lo & PSTATE_DEF_LO_FREQ_DIV_MASK) >> PSTATE_DEF_LO_FREQ_DIV_SHIFT;
111
112 if (core_freq_div == 0) {
113 return 0;
114 } else if ((core_freq_div >= PSTATE_DEF_LO_FREQ_DIV_MIN)
115 && (core_freq_div <= PSTATE_DEF_LO_EIGHTH_STEP_MAX)) {
116 /* Allow 1/8 integer steps for this range */
117 valid_freq_divisor = 1;
118 } else if ((core_freq_div > PSTATE_DEF_LO_EIGHTH_STEP_MAX)
119 && (core_freq_div <= PSTATE_DEF_LO_FREQ_DIV_MAX) && !(core_freq_div & 0x1)) {
120 /* Only allow 1/4 integer steps for this range */
121 valid_freq_divisor = 1;
122 } else {
123 valid_freq_divisor = 0;
124 }
125
126 if (valid_freq_divisor) {
127 /* 25 * core_freq_mul / (core_freq_div / 8) */
128 core_freq =
129 ((PSTATE_DEF_LO_CORE_FREQ_BASE * core_freq_mul * 8) / (core_freq_div));
130 } else {
131 printk(BIOS_WARNING, "Undefined core_freq_div %x used. Force to 1.\n",
132 core_freq_div);
133 core_freq = (PSTATE_DEF_LO_CORE_FREQ_BASE * core_freq_mul);
134 }
135 return core_freq;
136}
137
138static uint32_t get_pstate_core_power(msr_t pstate_def)
139{
140 uint32_t voltage_in_uvolts, core_vid, current_value_amps, current_divisor, power_in_mw;
141
142 /* Core voltage ID */
143 core_vid =
144 (pstate_def.lo & PSTATE_DEF_LO_CORE_VID_MASK) >> PSTATE_DEF_LO_CORE_VID_SHIFT;
145
146 /* Current value in amps */
147 current_value_amps =
148 (pstate_def.lo & PSTATE_DEF_LO_CUR_VAL_MASK) >> PSTATE_DEF_LO_CUR_VAL_SHIFT;
149
150 /* Current divisor */
151 current_divisor =
152 (pstate_def.lo & PSTATE_DEF_LO_CUR_DIV_MASK) >> PSTATE_DEF_LO_CUR_DIV_SHIFT;
153
154 /* Voltage */
Fred Reitberger8d2bfbc2022-06-07 11:34:28 -0400155 if (core_vid == 0x00) {
156 /* Voltage off for VID code 0x00 */
Felix Held3c44c622022-01-10 20:57:29 +0100157 voltage_in_uvolts = 0;
158 } else {
159 voltage_in_uvolts =
Fred Reitberger8d2bfbc2022-06-07 11:34:28 -0400160 SERIAL_VID_BASE_MICROVOLTS + (SERIAL_VID_DECODE_MICROVOLTS * core_vid);
Felix Held3c44c622022-01-10 20:57:29 +0100161 }
162
163 /* Power in mW */
Zheng Bao62cd5e82022-08-25 17:11:38 +0800164 power_in_mw = (voltage_in_uvolts) / 10 * current_value_amps;
Felix Held3c44c622022-01-10 20:57:29 +0100165
166 switch (current_divisor) {
167 case 0:
Zheng Bao62cd5e82022-08-25 17:11:38 +0800168 power_in_mw = power_in_mw / 100L;
Felix Held3c44c622022-01-10 20:57:29 +0100169 break;
170 case 1:
Zheng Bao62cd5e82022-08-25 17:11:38 +0800171 power_in_mw = power_in_mw / 1000L;
Felix Held3c44c622022-01-10 20:57:29 +0100172 break;
173 case 2:
Zheng Bao62cd5e82022-08-25 17:11:38 +0800174 power_in_mw = power_in_mw / 10000L;
Felix Held3c44c622022-01-10 20:57:29 +0100175 break;
176 case 3:
177 /* current_divisor is set to an undefined value.*/
178 printk(BIOS_WARNING, "Undefined current_divisor set for enabled P-state .\n");
179 power_in_mw = 0;
180 break;
181 }
182
183 return power_in_mw;
184}
185
186/*
187 * Populate structure describing enabled p-states and return count of enabled p-states.
188 */
189static size_t get_pstate_info(struct acpi_sw_pstate *pstate_values,
190 struct acpi_xpss_sw_pstate *pstate_xpss_values)
191{
192 msr_t pstate_def;
193 size_t pstate_count, pstate;
194 uint32_t pstate_enable, max_pstate;
195
196 pstate_count = 0;
197 max_pstate = (rdmsr(PS_LIM_REG).lo & PS_LIM_MAX_VAL_MASK) >> PS_MAX_VAL_SHFT;
198
199 for (pstate = 0; pstate <= max_pstate; pstate++) {
Felix Held0a466042023-02-27 23:56:39 +0100200 pstate_def = rdmsr(PSTATE_MSR(pstate));
Felix Held3c44c622022-01-10 20:57:29 +0100201
202 pstate_enable = (pstate_def.hi & PSTATE_DEF_HI_ENABLE_MASK)
203 >> PSTATE_DEF_HI_ENABLE_SHIFT;
204 if (!pstate_enable)
205 continue;
206
207 pstate_values[pstate_count].core_freq = get_pstate_core_freq(pstate_def);
208 pstate_values[pstate_count].power = get_pstate_core_power(pstate_def);
209 pstate_values[pstate_count].transition_latency = 0;
210 pstate_values[pstate_count].bus_master_latency = 0;
211 pstate_values[pstate_count].control_value = pstate;
212 pstate_values[pstate_count].status_value = pstate;
213
214 pstate_xpss_values[pstate_count].core_freq =
215 (uint64_t)pstate_values[pstate_count].core_freq;
216 pstate_xpss_values[pstate_count].power =
217 (uint64_t)pstate_values[pstate_count].power;
218 pstate_xpss_values[pstate_count].transition_latency = 0;
219 pstate_xpss_values[pstate_count].bus_master_latency = 0;
220 pstate_xpss_values[pstate_count].control_value = (uint64_t)pstate;
221 pstate_xpss_values[pstate_count].status_value = (uint64_t)pstate;
222 pstate_count++;
223 }
224
225 return pstate_count;
226}
227
Felix Helde23c4252023-03-07 00:03:46 +0100228const acpi_cstate_t cstate_cfg_table[] = {
229 [0] = {
230 .ctype = 1,
231 .latency = 1,
232 .power = 0,
233 },
234 [1] = {
235 .ctype = 2,
236 .latency = 0x12,
237 .power = 0,
238 },
239 [2] = {
240 .ctype = 3,
241 .latency = 350,
242 .power = 0,
243 },
244};
245
246const acpi_cstate_t *get_cstate_config_data(size_t *size)
247{
248 *size = ARRAY_SIZE(cstate_cfg_table);
249 return cstate_cfg_table;
250}
251
Felix Held3c44c622022-01-10 20:57:29 +0100252void generate_cpu_entries(const struct device *device)
253{
254 int logical_cores;
Felix Helde23c4252023-03-07 00:03:46 +0100255 size_t cstate_count, pstate_count, cpu;
256 acpi_cstate_t cstate_values[MAX_CSTATE_COUNT] = { {0} };
Felix Held3c44c622022-01-10 20:57:29 +0100257 struct acpi_sw_pstate pstate_values[MAX_PSTATES] = { {0} };
258 struct acpi_xpss_sw_pstate pstate_xpss_values[MAX_PSTATES] = { {0} };
Felix Held7c269602023-01-28 04:17:40 +0100259 uint32_t threads_per_core;
Felix Held3c44c622022-01-10 20:57:29 +0100260
261 const acpi_addr_t perf_ctrl = {
262 .space_id = ACPI_ADDRESS_SPACE_FIXED,
263 .bit_width = 64,
264 .addrl = PS_CTL_REG,
265 };
266 const acpi_addr_t perf_sts = {
267 .space_id = ACPI_ADDRESS_SPACE_FIXED,
268 .bit_width = 64,
269 .addrl = PS_STS_REG,
270 };
271
Felix Heldd4b5ad02022-01-25 04:14:05 +0100272 threads_per_core = get_threads_per_core();
Felix Helde23c4252023-03-07 00:03:46 +0100273 cstate_count = get_cstate_info(cstate_values);
Felix Held3c44c622022-01-10 20:57:29 +0100274 pstate_count = get_pstate_info(pstate_values, pstate_xpss_values);
275 logical_cores = get_cpu_count();
276
277 for (cpu = 0; cpu < logical_cores; cpu++) {
Felix Held7c269602023-01-28 04:17:40 +0100278 acpigen_write_processor_device(cpu);
Felix Held3c44c622022-01-10 20:57:29 +0100279
280 acpigen_write_pct_package(&perf_ctrl, &perf_sts);
281
282 acpigen_write_pss_object(pstate_values, pstate_count);
283
284 acpigen_write_xpss_object(pstate_xpss_values, pstate_count);
285
286 if (CONFIG(ACPI_SSDT_PSD_INDEPENDENT))
287 acpigen_write_PSD_package(cpu / threads_per_core, threads_per_core,
288 HW_ALL);
289 else
290 acpigen_write_PSD_package(0, logical_cores, SW_ALL);
291
292 acpigen_write_PPC(0);
293
Felix Helde23c4252023-03-07 00:03:46 +0100294 acpigen_write_CST_package(cstate_values, cstate_count);
Felix Held3c44c622022-01-10 20:57:29 +0100295
296 acpigen_write_CSD_package(cpu / threads_per_core, threads_per_core,
297 CSD_HW_ALL, 0);
298
Felix Held665476d2022-08-03 22:18:18 +0200299 generate_cppc_entries(cpu);
300
Felix Held7c269602023-01-28 04:17:40 +0100301 acpigen_write_processor_device_end();
Felix Held3c44c622022-01-10 20:57:29 +0100302 }
303
304 acpigen_write_processor_package("PPKG", 0, logical_cores);
305}