blob: 290e402fcb8af2ca3f5974f6f658852223a42bf8 [file] [log] [blame]
Angel Pons4b429832020-04-02 23:48:50 +02001/* SPDX-License-Identifier: GPL-2.0-only */
Aaron Durbin76c37002012-10-30 09:03:43 -05002
3#include <console/console.h>
Iru Cai33642032019-06-11 14:24:43 +08004#include <console/usb.h>
Aaron Durbin76c37002012-10-30 09:03:43 -05005#include <string.h>
Aaron Durbin76c37002012-10-30 09:03:43 -05006#include <cbmem.h>
Aaron Durbin76c37002012-10-30 09:03:43 -05007#include <cbfs.h>
Elyes HAOUAS82d46422019-04-28 18:01:48 +02008#include <cf9_reset.h>
Aaron Durbin76c37002012-10-30 09:03:43 -05009#include <ip_checksum.h>
Matt DeVillier5aaa8ce2016-09-02 13:29:17 -050010#include <memory_info.h>
Arthur Heymansf300f362018-01-27 13:39:12 +010011#include <mrc_cache.h>
Aaron Durbin76c37002012-10-30 09:03:43 -050012#include <device/pci_def.h>
Patrick Rudolph42609d82020-07-27 16:23:36 +020013#include <device/pci_ops.h>
Matt DeVillier5aaa8ce2016-09-02 13:29:17 -050014#include <device/dram/ddr3.h>
15#include <smbios.h>
16#include <spd.h>
Philipp Deppenwiesefea24292017-10-17 17:02:29 +020017#include <security/vboot/vboot_common.h>
Arthur Heymansf300f362018-01-27 13:39:12 +010018#include <commonlib/region.h>
Aaron Durbin76c37002012-10-30 09:03:43 -050019#include "raminit.h"
20#include "pei_data.h"
21#include "haswell.h"
22
Arthur Heymansf300f362018-01-27 13:39:12 +010023#define MRC_CACHE_VERSION 1
24
Aaron Durbin2ad1dba2013-02-07 00:51:18 -060025void save_mrc_data(struct pei_data *pei_data)
Aaron Durbin76c37002012-10-30 09:03:43 -050026{
Aaron Durbin76c37002012-10-30 09:03:43 -050027 /* Save the MRC S3 restore data to cbmem */
Angel Pons1db5bc72020-01-15 00:49:03 +010028 mrc_cache_stash_data(MRC_TRAINING_DATA, MRC_CACHE_VERSION, pei_data->mrc_output,
29 pei_data->mrc_output_len);
Aaron Durbin76c37002012-10-30 09:03:43 -050030}
31
32static void prepare_mrc_cache(struct pei_data *pei_data)
33{
Shelley Chenad9cd682020-07-23 16:10:52 -070034 size_t mrc_size;
Aaron Durbin76c37002012-10-30 09:03:43 -050035
Angel Pons1db5bc72020-01-15 00:49:03 +010036 /* Preset just in case there is an error */
Aaron Durbin76c37002012-10-30 09:03:43 -050037 pei_data->mrc_input = NULL;
38 pei_data->mrc_input_len = 0;
39
Shelley Chenad9cd682020-07-23 16:10:52 -070040 pei_data->mrc_input =
41 mrc_cache_current_mmap_leak(MRC_TRAINING_DATA,
42 MRC_CACHE_VERSION,
43 &mrc_size);
44 if (!pei_data->mrc_input)
Angel Pons1db5bc72020-01-15 00:49:03 +010045 /* Error message printed in find_current_mrc_cache */
Aaron Durbin76c37002012-10-30 09:03:43 -050046 return;
Aaron Durbin76c37002012-10-30 09:03:43 -050047
Shelley Chenad9cd682020-07-23 16:10:52 -070048 pei_data->mrc_input_len = mrc_size;
Aaron Durbin76c37002012-10-30 09:03:43 -050049
Shelley Chenad9cd682020-07-23 16:10:52 -070050 printk(BIOS_DEBUG, "%s: at %p, size %zx\n", __func__,
51 pei_data->mrc_input, mrc_size);
Aaron Durbin76c37002012-10-30 09:03:43 -050052}
53
Angel Pons0117e4e2020-10-13 23:34:27 +020054static const char *const ecc_decoder[] = {
Aaron Durbin76c37002012-10-30 09:03:43 -050055 "inactive",
56 "active on IO",
57 "disabled on IO",
Angel Pons1db5bc72020-01-15 00:49:03 +010058 "active",
Aaron Durbin76c37002012-10-30 09:03:43 -050059};
60
Angel Pons1db5bc72020-01-15 00:49:03 +010061/* Print out the memory controller configuration, as per the values in its registers. */
Aaron Durbin76c37002012-10-30 09:03:43 -050062static void report_memory_config(void)
63{
Aaron Durbin76c37002012-10-30 09:03:43 -050064 int i;
65
Angel Pons82654b32020-10-13 21:45:45 +020066 const u32 addr_decoder_common = MCHBAR32(MAD_CHNL);
Aaron Durbin76c37002012-10-30 09:03:43 -050067
68 printk(BIOS_DEBUG, "memcfg DDR3 clock %d MHz\n",
Angel Pons1db5bc72020-01-15 00:49:03 +010069 (MCHBAR32(MC_BIOS_DATA) * 13333 * 2 + 50) / 100);
70
Aaron Durbin76c37002012-10-30 09:03:43 -050071 printk(BIOS_DEBUG, "memcfg channel assignment: A: %d, B % d, C % d\n",
Angel Pons1db5bc72020-01-15 00:49:03 +010072 (addr_decoder_common >> 0) & 3,
Aaron Durbin76c37002012-10-30 09:03:43 -050073 (addr_decoder_common >> 2) & 3,
74 (addr_decoder_common >> 4) & 3);
75
Angel Pons82654b32020-10-13 21:45:45 +020076 for (i = 0; i < NUM_CHANNELS; i++) {
77 const u32 ch_conf = MCHBAR32(MAD_DIMM(i));
Angel Pons1db5bc72020-01-15 00:49:03 +010078
79 printk(BIOS_DEBUG, "memcfg channel[%d] config (%8.8x):\n", i, ch_conf);
80 printk(BIOS_DEBUG, " ECC %s\n", ecc_decoder[(ch_conf >> 24) & 3]);
Aaron Durbin76c37002012-10-30 09:03:43 -050081 printk(BIOS_DEBUG, " enhanced interleave mode %s\n",
82 ((ch_conf >> 22) & 1) ? "on" : "off");
Angel Pons1db5bc72020-01-15 00:49:03 +010083
Aaron Durbin76c37002012-10-30 09:03:43 -050084 printk(BIOS_DEBUG, " rank interleave %s\n",
85 ((ch_conf >> 21) & 1) ? "on" : "off");
Angel Pons1db5bc72020-01-15 00:49:03 +010086
Duncan Laurie8d774022013-10-22 16:32:49 -070087 printk(BIOS_DEBUG, " DIMMA %d MB width %s %s rank%s\n",
Aaron Durbin76c37002012-10-30 09:03:43 -050088 ((ch_conf >> 0) & 0xff) * 256,
Duncan Laurie8d774022013-10-22 16:32:49 -070089 ((ch_conf >> 19) & 1) ? "x16" : "x8 or x32",
Aaron Durbin76c37002012-10-30 09:03:43 -050090 ((ch_conf >> 17) & 1) ? "dual" : "single",
91 ((ch_conf >> 16) & 1) ? "" : ", selected");
Angel Pons1db5bc72020-01-15 00:49:03 +010092
Duncan Laurie8d774022013-10-22 16:32:49 -070093 printk(BIOS_DEBUG, " DIMMB %d MB width %s %s rank%s\n",
Aaron Durbin76c37002012-10-30 09:03:43 -050094 ((ch_conf >> 8) & 0xff) * 256,
Ryan Salsamendidab81a42017-06-30 17:36:41 -070095 ((ch_conf >> 20) & 1) ? "x16" : "x8 or x32",
Aaron Durbin76c37002012-10-30 09:03:43 -050096 ((ch_conf >> 18) & 1) ? "dual" : "single",
97 ((ch_conf >> 16) & 1) ? ", selected" : "");
98 }
99}
100
101/**
102 * Find PEI executable in coreboot filesystem and execute it.
103 *
104 * @param pei_data: configuration data for UEFI PEI reference code
105 */
106void sdram_initialize(struct pei_data *pei_data)
107{
Angel Pons1ca6b532020-10-13 23:43:00 +0200108 int (*entry)(struct pei_data *pei_data) __attribute__((regparm(1)));
109
Arthur Heymans8da2fa02018-06-06 10:35:45 +0200110 uint32_t type = CBFS_TYPE_MRC;
111 struct cbfsf f;
Aaron Durbin76c37002012-10-30 09:03:43 -0500112
Aaron Durbin76c37002012-10-30 09:03:43 -0500113 printk(BIOS_DEBUG, "Starting UEFI PEI System Agent\n");
114
Shelley Chen6615c6e2020-10-27 15:58:31 -0700115 /*
116 * Always pass in mrc_cache data. The driver will determine
117 * whether to use the data or not.
118 */
119 prepare_mrc_cache(pei_data);
Aaron Durbin76c37002012-10-30 09:03:43 -0500120
Angel Pons1db5bc72020-01-15 00:49:03 +0100121 /* If MRC data is not found, we cannot continue S3 resume */
Aaron Durbin76c37002012-10-30 09:03:43 -0500122 if (pei_data->boot_mode == 2 && !pei_data->mrc_input) {
Duncan Laurie727b5452013-08-08 16:28:41 -0700123 post_code(POST_RESUME_FAILURE);
Elyes HAOUAS3cd43272020-03-05 22:01:17 +0100124 printk(BIOS_DEBUG, "Giving up in %s: No MRC data\n", __func__);
Elyes HAOUAS82d46422019-04-28 18:01:48 +0200125 system_reset();
Aaron Durbin76c37002012-10-30 09:03:43 -0500126 }
127
128 /* Pass console handler in pei_data */
Kyösti Mälkki657e0be2014-02-04 19:03:57 +0200129 pei_data->tx_byte = do_putchar;
Aaron Durbin76c37002012-10-30 09:03:43 -0500130
Arthur Heymans8da2fa02018-06-06 10:35:45 +0200131 /*
Angel Pons1db5bc72020-01-15 00:49:03 +0100132 * Locate and call UEFI System Agent binary. The binary needs to be at a fixed offset
133 * in the flash and can therefore only reside in the COREBOOT fmap region.
Arthur Heymans8da2fa02018-06-06 10:35:45 +0200134 */
135 if (cbfs_locate_file_in_region(&f, "COREBOOT", "mrc.bin", &type) < 0)
136 die("mrc.bin not found!");
Angel Pons1db5bc72020-01-15 00:49:03 +0100137
Arthur Heymans8da2fa02018-06-06 10:35:45 +0200138 /* We don't care about leaking the mapping */
Angel Pons1ca6b532020-10-13 23:43:00 +0200139 entry = rdev_mmap_full(&f.data);
Aaron Durbin76c37002012-10-30 09:03:43 -0500140 if (entry) {
Angel Pons1ca6b532020-10-13 23:43:00 +0200141 int rv = entry(pei_data);
Iru Cai33642032019-06-11 14:24:43 +0800142
Angel Pons1db5bc72020-01-15 00:49:03 +0100143 /* The mrc.bin reconfigures USB, so usbdebug needs to be reinitialized */
Iru Cai33642032019-06-11 14:24:43 +0800144 if (CONFIG(USBDEBUG_IN_PRE_RAM))
145 usbdebug_hw_init(true);
146
Aaron Durbin76c37002012-10-30 09:03:43 -0500147 if (rv) {
148 switch (rv) {
149 case -1:
150 printk(BIOS_ERR, "PEI version mismatch.\n");
151 break;
152 case -2:
153 printk(BIOS_ERR, "Invalid memory frequency.\n");
154 break;
155 default:
156 printk(BIOS_ERR, "MRC returned %x.\n", rv);
157 }
Keith Shortbb41aba2019-05-16 14:07:43 -0600158 die_with_post_code(POST_INVALID_VENDOR_BINARY,
159 "Nonzero MRC return value.\n");
Aaron Durbin76c37002012-10-30 09:03:43 -0500160 }
161 } else {
162 die("UEFI PEI System Agent not found.\n");
163 }
164
Angel Pons7f454e42020-10-13 23:49:03 +0200165 /* Print the MRC version after executing the UEFI PEI stage */
Angel Pons1db5bc72020-01-15 00:49:03 +0100166 u32 version = MCHBAR32(MRC_REVISION);
Angel Pons7f454e42020-10-13 23:49:03 +0200167 printk(BIOS_DEBUG, "MRC Version %d.%d.%d Build %d\n",
168 (version >> 24) & 0xff, (version >> 16) & 0xff,
169 (version >> 8) & 0xff, (version >> 0) & 0xff);
Aaron Durbin76c37002012-10-30 09:03:43 -0500170
Aaron Durbin76c37002012-10-30 09:03:43 -0500171 report_memory_config();
Aaron Durbin76c37002012-10-30 09:03:43 -0500172}
Matt DeVillier5aaa8ce2016-09-02 13:29:17 -0500173
Patrick Rudolph42609d82020-07-27 16:23:36 +0200174static bool nb_supports_ecc(const uint32_t capid0_a)
175{
176 return !(capid0_a & CAPID_ECCDIS);
177}
178
179static uint16_t nb_slots_per_channel(const uint32_t capid0_a)
180{
181 return !(capid0_a & CAPID_DDPCD) + 1;
182}
183
184static uint16_t nb_number_of_channels(const uint32_t capid0_a)
185{
186 return !(capid0_a & CAPID_PDCD) + 1;
187}
188
189static uint32_t nb_max_chan_capacity_mib(const uint32_t capid0_a)
190{
191 uint32_t ddrsz;
192
193 /* Values from documentation, which assume two DIMMs per channel */
194 switch (CAPID_DDRSZ(capid0_a)) {
195 case 1:
196 ddrsz = 8192;
197 break;
198 case 2:
199 ddrsz = 2048;
200 break;
201 case 3:
202 ddrsz = 512;
203 break;
204 default:
205 ddrsz = 16384;
206 break;
207 }
208
209 /* Account for the maximum number of DIMMs per channel */
210 return (ddrsz / 2) * nb_slots_per_channel(capid0_a);
211}
212
Matt DeVillier5aaa8ce2016-09-02 13:29:17 -0500213void setup_sdram_meminfo(struct pei_data *pei_data)
214{
Angel Pons1db5bc72020-01-15 00:49:03 +0100215 struct memory_info *mem_info;
Matt DeVillier5aaa8ce2016-09-02 13:29:17 -0500216 struct dimm_info *dimm;
Angel Pons82654b32020-10-13 21:45:45 +0200217 int ch, d_num;
Matt DeVillier5aaa8ce2016-09-02 13:29:17 -0500218 int dimm_cnt = 0;
219
220 mem_info = cbmem_add(CBMEM_ID_MEMINFO, sizeof(struct memory_info));
Nico Huberacac02d2017-06-20 14:49:04 +0200221 if (!mem_info)
222 die("Failed to add memory info to CBMEM.\n");
Angel Pons1db5bc72020-01-15 00:49:03 +0100223
Matt DeVillier5aaa8ce2016-09-02 13:29:17 -0500224 memset(mem_info, 0, sizeof(struct memory_info));
225
Angel Pons82654b32020-10-13 21:45:45 +0200226 const u32 ddr_frequency = (MCHBAR32(MC_BIOS_DATA) * 13333 * 2 + 50) / 100;
Matt DeVillier5aaa8ce2016-09-02 13:29:17 -0500227
Angel Pons82654b32020-10-13 21:45:45 +0200228 for (ch = 0; ch < NUM_CHANNELS; ch++) {
229 const u32 ch_conf = MCHBAR32(MAD_DIMM(ch));
Matt DeVillier5aaa8ce2016-09-02 13:29:17 -0500230 /* DIMMs A/B */
Angel Pons82654b32020-10-13 21:45:45 +0200231 for (d_num = 0; d_num < NUM_SLOTS; d_num++) {
232 const u32 dimm_size = ((ch_conf >> (d_num * 8)) & 0xff) * 256;
Matt DeVillier5aaa8ce2016-09-02 13:29:17 -0500233 if (dimm_size) {
234 dimm = &mem_info->dimm[dimm_cnt];
235 dimm->dimm_size = dimm_size;
236 dimm->ddr_type = MEMORY_TYPE_DDR3;
237 dimm->ddr_frequency = ddr_frequency;
238 dimm->rank_per_dimm = 1 + ((ch_conf >> (17 + d_num)) & 1);
239 dimm->channel_num = ch;
240 dimm->dimm_num = d_num;
241 dimm->bank_locator = ch * 2;
242 memcpy(dimm->serial,
243 &pei_data->spd_data[dimm_cnt][SPD_DIMM_SERIAL_NUM],
244 SPD_DIMM_SERIAL_LEN);
245 memcpy(dimm->module_part_number,
246 &pei_data->spd_data[dimm_cnt][SPD_DIMM_PART_NUM],
247 SPD_DIMM_PART_LEN);
248 dimm->mod_id =
249 (pei_data->spd_data[dimm_cnt][SPD_DIMM_MOD_ID2] << 8) |
Angel Pons1db5bc72020-01-15 00:49:03 +0100250 (pei_data->spd_data[dimm_cnt][SPD_DIMM_MOD_ID1] & 0xff);
Matt DeVillier5aaa8ce2016-09-02 13:29:17 -0500251 dimm->mod_type = SPD_SODIMM;
Elyes HAOUAS7d964ae2020-07-19 09:19:59 +0200252 dimm->bus_width = MEMORY_BUS_WIDTH_64;
Matt DeVillier5aaa8ce2016-09-02 13:29:17 -0500253 dimm_cnt++;
254 }
255 }
256 }
257 mem_info->dimm_cnt = dimm_cnt;
Patrick Rudolph42609d82020-07-27 16:23:36 +0200258
259 const uint32_t capid0_a = pci_read_config32(HOST_BRIDGE, CAPID0_A);
260
261 const uint16_t channels = nb_number_of_channels(capid0_a);
262
263 mem_info->ecc_capable = nb_supports_ecc(capid0_a);
264 mem_info->max_capacity_mib = channels * nb_max_chan_capacity_mib(capid0_a);
265 mem_info->number_of_devices = channels * nb_slots_per_channel(capid0_a);
Matt DeVillier5aaa8ce2016-09-02 13:29:17 -0500266}