blob: b0b416e1a06d4b0de72ed090a8a2dc81f1affe31 [file] [log] [blame]
Lee Leahyb0005132015-05-12 18:19:47 -07001/*
2 * This file is part of the coreboot project.
3 *
4 * Copyright (C) 2014 Google Inc.
Lee Leahy1d14b3e2015-05-12 18:23:27 -07005 * Copyright (C) 2015 Intel Corporation.
Lee Leahyb0005132015-05-12 18:19:47 -07006 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License as published by
9 * the Free Software Foundation; version 2 of the License.
10 *
11 * This program is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14 * GNU General Public License for more details.
Lee Leahyb0005132015-05-12 18:19:47 -070015 */
16
17#include <arch/cpu.h>
Kyösti Mälkkif1b58b72019-03-01 13:43:02 +020018#include <device/pci_ops.h>
Lee Leahyb0005132015-05-12 18:19:47 -070019#include <console/console.h>
Lee Leahyb0005132015-05-12 18:19:47 -070020#include <cpu/x86/msr.h>
Usha P65a8c2e2019-11-14 11:58:53 +053021#include <cpu/x86/name.h>
Lee Leahy1d14b3e2015-05-12 18:23:27 -070022#include <device/pci.h>
Subrata Banikc2165672017-06-02 17:52:44 +053023#include <device/pci_ids.h>
Barnali Sarkar73273862017-06-13 20:22:33 +053024#include <intelblocks/mp_init.h>
Naresh G Solankiecd9a942016-08-11 14:56:28 +053025#include <soc/bootblock.h>
Lee Leahyb0005132015-05-12 18:19:47 -070026#include <soc/cpu.h>
27#include <soc/pch.h>
28#include <soc/pci_devs.h>
Lee Leahyb0005132015-05-12 18:19:47 -070029#include <soc/systemagent.h>
Lee Leahy1d14b3e2015-05-12 18:23:27 -070030#include <string.h>
Lee Leahyb0005132015-05-12 18:19:47 -070031
32static struct {
33 u32 cpuid;
34 const char *name;
35} cpu_table[] = {
Subrata Banikc2165672017-06-02 17:52:44 +053036 { CPUID_SKYLAKE_C0, "Skylake C0" },
37 { CPUID_SKYLAKE_D0, "Skylake D0" },
38 { CPUID_SKYLAKE_HQ0, "Skylake H Q0" },
39 { CPUID_SKYLAKE_HR0, "Skylake H R0" },
40 { CPUID_KABYLAKE_G0, "Kabylake G0" },
41 { CPUID_KABYLAKE_H0, "Kabylake H0" },
42 { CPUID_KABYLAKE_Y0, "Kabylake Y0" },
43 { CPUID_KABYLAKE_HA0, "Kabylake H A0" },
44 { CPUID_KABYLAKE_HB0, "Kabylake H B0" },
Lee Leahyb0005132015-05-12 18:19:47 -070045};
46
47static struct {
Lee Leahy1d14b3e2015-05-12 18:23:27 -070048 u16 mchid;
Lee Leahyb0005132015-05-12 18:19:47 -070049 const char *name;
Lee Leahy1d14b3e2015-05-12 18:23:27 -070050} mch_table[] = {
Subrata Banikc2165672017-06-02 17:52:44 +053051 { PCI_DEVICE_ID_INTEL_SKL_ID_U, "Skylake-U" },
52 { PCI_DEVICE_ID_INTEL_SKL_ID_Y, "Skylake-Y" },
53 { PCI_DEVICE_ID_INTEL_SKL_ID_ULX, "Skylake-ULX" },
Maxim Polyakovdde937c2019-09-09 15:50:03 +030054 { PCI_DEVICE_ID_INTEL_SKL_ID_H_4, "Skylake-H (4 Core)" },
Subrata Banikc2165672017-06-02 17:52:44 +053055 { PCI_DEVICE_ID_INTEL_SKL_ID_H_EM, "Skylake-H Embedded" },
Keno Fischer1044eba2019-06-07 01:55:56 -040056 { PCI_DEVICE_ID_INTEL_SKL_ID_H_2, "Skylake-H (2 Core)" },
57 { PCI_DEVICE_ID_INTEL_SKL_ID_S_2, "Skylake-S (2 Core)" },
Maxim Polyakova0cd4b12019-08-27 15:58:04 +030058 { PCI_DEVICE_ID_INTEL_SKL_ID_S_4, "Skylake-S (4 Core) / Skylake-DT" },
Subrata Banikc2165672017-06-02 17:52:44 +053059 { PCI_DEVICE_ID_INTEL_KBL_ID_U, "Kabylake-U" },
60 { PCI_DEVICE_ID_INTEL_KBL_U_R, "Kabylake-R ULT"},
61 { PCI_DEVICE_ID_INTEL_KBL_ID_Y, "Kabylake-Y" },
62 { PCI_DEVICE_ID_INTEL_KBL_ID_H, "Kabylake-H" },
Gaggery Tsaie415a4c2018-03-21 22:36:18 +080063 { PCI_DEVICE_ID_INTEL_KBL_ID_S, "Kabylake-S" },
V Sowmyaacc2a482018-01-23 15:27:23 +053064 { PCI_DEVICE_ID_INTEL_KBL_ID_DT, "Kabylake DT" },
Christian Walter3d840382019-05-17 19:37:16 +020065 { PCI_DEVICE_ID_INTEL_KBL_ID_DT_2, "Kabylake DT 2" },
Lee Leahyb0005132015-05-12 18:19:47 -070066};
67
68static struct {
69 u16 lpcid;
70 const char *name;
71} pch_table[] = {
Subrata Banikc2165672017-06-02 17:52:44 +053072 { PCI_DEVICE_ID_INTEL_SPT_LP_SAMPLE, "Skylake LP Sample" },
73 { PCI_DEVICE_ID_INTEL_SPT_LP_U_BASE, "Skylake-U Base" },
74 { PCI_DEVICE_ID_INTEL_SPT_LP_U_PREMIUM, "Skylake-U Premium" },
75 { PCI_DEVICE_ID_INTEL_SPT_LP_Y_PREMIUM, "Skylake-Y Premium" },
Maxim Polyakov7a732b42019-02-25 10:48:39 +030076 { PCI_DEVICE_ID_INTEL_SPT_H_H110, "Skylake PCH-H H110" },
Marius Genheimer4998bec2019-04-30 00:04:32 +020077 { PCI_DEVICE_ID_INTEL_SPT_H_H170, "Skylake PCH-H H170" },
78 { PCI_DEVICE_ID_INTEL_SPT_H_Z170, "Skylake PCH-H Z170" },
79 { PCI_DEVICE_ID_INTEL_SPT_H_Q170, "Skylake PCH-H Q170" },
80 { PCI_DEVICE_ID_INTEL_SPT_H_Q150, "Skylake PCH-H Q150" },
81 { PCI_DEVICE_ID_INTEL_SPT_H_B150, "Skylake PCH-H B150" },
V Sowmya7c150472018-01-23 14:44:45 +053082 { PCI_DEVICE_ID_INTEL_SPT_H_C236, "Skylake PCH-H C236" },
Felix Singerc3244cc2019-07-29 22:54:09 +020083 { PCI_DEVICE_ID_INTEL_SPT_H_C232, "Skylake PCH-H C232" },
V Sowmya7c150472018-01-23 14:44:45 +053084 { PCI_DEVICE_ID_INTEL_SPT_H_QM170, "Skylake PCH-H QM170" },
Felix Singerc3244cc2019-07-29 22:54:09 +020085 { PCI_DEVICE_ID_INTEL_SPT_H_HM170, "Skylake PCH-H HM170" },
86 { PCI_DEVICE_ID_INTEL_SPT_H_CM236, "Skylake PCH-H CM236" },
Praveen hodagatta pranesh523d6692018-11-03 01:21:14 +080087 { PCI_DEVICE_ID_INTEL_SPT_H_HM175, "Skylake PCH-H HM175" },
88 { PCI_DEVICE_ID_INTEL_SPT_H_QM175, "Skylake PCH-H QM175" },
89 { PCI_DEVICE_ID_INTEL_SPT_H_CM238, "Skylake PCH-H CM238" },
Maxim Polyakov571d07d2019-08-22 13:11:32 +030090 { PCI_DEVICE_ID_INTEL_LWB_C621, "Lewisburg PCH C621" },
91 { PCI_DEVICE_ID_INTEL_LWB_C622, "Lewisburg PCH C622" },
92 { PCI_DEVICE_ID_INTEL_LWB_C624, "Lewisburg PCH C624" },
93 { PCI_DEVICE_ID_INTEL_LWB_C625, "Lewisburg PCH C625" },
94 { PCI_DEVICE_ID_INTEL_LWB_C626, "Lewisburg PCH C626" },
95 { PCI_DEVICE_ID_INTEL_LWB_C627, "Lewisburg PCH C627" },
96 { PCI_DEVICE_ID_INTEL_LWB_C628, "Lewisburg PCH C628" },
97 { PCI_DEVICE_ID_INTEL_LWB_C629, "Lewisburg PCH C629" },
98 { PCI_DEVICE_ID_INTEL_LWB_C624_SUPER, "Lewisburg PCH C624 Super SKU" },
99 { PCI_DEVICE_ID_INTEL_LWB_C627_SUPER_1, "Lewisburg PCH C627 Super SKU" },
100 { PCI_DEVICE_ID_INTEL_LWB_C621_SUPER, "Lewisburg PCH C621 Super SKU" },
101 { PCI_DEVICE_ID_INTEL_LWB_C627_SUPER_2, "Lewisburg PCH C627 Super SKU" },
102 { PCI_DEVICE_ID_INTEL_LWB_C628_SUPER, "Lewisburg PCH C628 Super SKU" },
V Sowmyaacc2a482018-01-23 15:27:23 +0530103 { PCI_DEVICE_ID_INTEL_KBP_H_Q270, "Kabylake-H Q270" },
Gaggery Tsaie415a4c2018-03-21 22:36:18 +0800104 { PCI_DEVICE_ID_INTEL_KBP_H_H270, "Kabylake-H H270" },
105 { PCI_DEVICE_ID_INTEL_KBP_H_Z270, "Kabylake-H Z270" },
106 { PCI_DEVICE_ID_INTEL_KBP_H_B250, "Kabylake-H B250" },
107 { PCI_DEVICE_ID_INTEL_KBP_H_Q250, "Kabylake-H Q250" },
Subrata Banikc2165672017-06-02 17:52:44 +0530108 { PCI_DEVICE_ID_INTEL_KBP_LP_U_PREMIUM, "Kabylake-U Premium" },
109 { PCI_DEVICE_ID_INTEL_KBP_LP_Y_PREMIUM, "Kabylake-Y Premium" },
110 { PCI_DEVICE_ID_INTEL_KBP_LP_SUPER_SKU, "Kabylake Super Sku" },
111 { PCI_DEVICE_ID_INTEL_SPT_LP_Y_PREMIUM_HDCP22,
112 "Kabylake-Y iHDCP 2.2 Premium" },
113 { PCI_DEVICE_ID_INTEL_SPT_LP_U_PREMIUM_HDCP22,
114 "Kabylake-U iHDCP 2.2 Premium" },
Gaggery Tsaie2592be2017-09-20 22:46:39 +0800115 { PCI_DEVICE_ID_INTEL_SPT_LP_U_BASE_HDCP22,
116 "Kabylake-U iHDCP 2.2 Base" },
Lee Leahyb0005132015-05-12 18:19:47 -0700117};
118
119static struct {
120 u16 igdid;
121 const char *name;
122} igd_table[] = {
Maxim Polyakov95636812019-09-20 22:06:57 +0300123 { PCI_DEVICE_ID_INTEL_SKL_GT1F_DT2, "Skylake DT GT1F" },
124 { PCI_DEVICE_ID_INTEL_SKL_GT1_SULTM, "Skylake ULT GT1" },
125 { PCI_DEVICE_ID_INTEL_SKL_GT1F_SHALM, "Skylake HALO GT1F" },
Maxim Polyakov46e68522019-02-25 10:46:18 +0300126 { PCI_DEVICE_ID_INTEL_SKL_GT2_DT2P1, "Skylake DT GT2" },
Subrata Banikc2165672017-06-02 17:52:44 +0530127 { PCI_DEVICE_ID_INTEL_SKL_GT2_SULTM, "Skylake ULT GT2" },
128 { PCI_DEVICE_ID_INTEL_SKL_GT2_SHALM, "Skylake HALO GT2" },
Maxim Polyakov95636812019-09-20 22:06:57 +0300129 { PCI_DEVICE_ID_INTEL_SKL_GT2_SWKSM, "Skylake Mobile Xeon GT2"},
130 { PCI_DEVICE_ID_INTEL_SKL_GT2_SULXM, "Skylake ULX GT2" },
131 { PCI_DEVICE_ID_INTEL_SKL_GT3_SULTM, "Skylake ULT GT3" },
132 { PCI_DEVICE_ID_INTEL_SKL_GT3E_SULTM_1, "Skylake ULT (15W) GT3E" },
133 { PCI_DEVICE_ID_INTEL_SKL_GT3E_SULTM_2, "Skylake ULT (28W) GT3E" },
134 { PCI_DEVICE_ID_INTEL_SKL_GT3FE_SSRVM, "Skylake Media Server GT3FE" },
Subrata Banikc2165672017-06-02 17:52:44 +0530135 { PCI_DEVICE_ID_INTEL_SKL_GT4_SHALM, "Skylake HALO GT4" },
Maxim Polyakov95636812019-09-20 22:06:57 +0300136 { PCI_DEVICE_ID_INTEL_SKL_GT4E_SWSTM, "Skylake Workstation GT4E" },
Maxim Polyakov85954692019-09-23 16:08:41 +0300137 { PCI_DEVICE_ID_INTEL_KBL_GT1F_DT2, "Kaby Lake DT GT1F" },
138 { PCI_DEVICE_ID_INTEL_KBL_GT1_SULTM, "Kaby Lake ULT GT1" },
139 { PCI_DEVICE_ID_INTEL_KBL_GT1_SHALM_1, "Kaby Lake HALO GT1" },
140 { PCI_DEVICE_ID_INTEL_KBL_GT1_SHALM_2, "Kaby Lake HALO GT1" },
141 { PCI_DEVICE_ID_INTEL_KBL_GT1_SSRVM, "Kaby Lake SRV GT1" },
142 { PCI_DEVICE_ID_INTEL_KBL_GT2_SSRVM, "Kaby Lake Media Server GT2" },
143 { PCI_DEVICE_ID_INTEL_KBL_GT2_SWSTM, "Kaby Lake Workstation GT2" },
144 { PCI_DEVICE_ID_INTEL_KBL_GT2_SULXM, "Kaby Lake ULX GT2" },
145 { PCI_DEVICE_ID_INTEL_KBL_GT2_SULTM, "Kaby Lake ULT GT2" },
146 { PCI_DEVICE_ID_INTEL_KBL_GT2_SULTMR, "Kaby Lake-R ULT GT2" },
147 { PCI_DEVICE_ID_INTEL_KBL_GT2_SHALM, "Kaby Lake HALO GT2" },
148 { PCI_DEVICE_ID_INTEL_KBL_GT2_DT2P2, "Kaby Lake DT GT2" },
149 { PCI_DEVICE_ID_INTEL_KBL_GT2F_SULTM, "Kaby Lake ULT GT2F" },
150 { PCI_DEVICE_ID_INTEL_KBL_GT3E_SULTM_1, "Kaby Lake ULT (15W) GT3E" },
151 { PCI_DEVICE_ID_INTEL_KBL_GT3E_SULTM_2, "Kaby Lake ULT (28W) GT3E" },
152 { PCI_DEVICE_ID_INTEL_KBL_GT4_SHALM, "Kaby Lake HALO GT4" },
Gaggery Tsai8aee7f72018-08-03 11:40:55 -0700153 { PCI_DEVICE_ID_INTEL_AML_GT2_ULX, "Amberlake ULX GT2" },
Lee Leahyb0005132015-05-12 18:19:47 -0700154};
155
Elyes HAOUAS68c851b2018-06-12 22:06:09 +0200156static uint8_t get_dev_revision(pci_devfn_t dev)
Subrata Banikdf5ae9c2017-12-06 19:10:15 +0530157{
158 return pci_read_config8(dev, PCI_REVISION_ID);
159}
160
Elyes HAOUAS68c851b2018-06-12 22:06:09 +0200161static uint16_t get_dev_id(pci_devfn_t dev)
Subrata Banikdf5ae9c2017-12-06 19:10:15 +0530162{
163 return pci_read_config16(dev, PCI_DEVICE_ID);
164}
165
Lee Leahyb0005132015-05-12 18:19:47 -0700166static void report_cpu_info(void)
167{
Usha P65a8c2e2019-11-14 11:58:53 +0530168 u32 i, cpu_id, cpu_feature_flag;
169 char cpu_name[49];
Lee Leahyb0005132015-05-12 18:19:47 -0700170 int vt, txt, aes;
171 msr_t microcode_ver;
Elyes HAOUAS39303d52018-07-08 12:40:45 +0200172 static const char *const mode[] = {"NOT ", ""};
Lee Leahyb0005132015-05-12 18:19:47 -0700173 const char *cpu_type = "Unknown";
174
Usha P65a8c2e2019-11-14 11:58:53 +0530175 fill_processor_name(cpu_name);
Lee Leahyb0005132015-05-12 18:19:47 -0700176
177 microcode_ver.lo = 0;
178 microcode_ver.hi = 0;
Elyes HAOUAS603963e2018-09-28 09:06:43 +0200179 wrmsr(IA32_BIOS_SIGN_ID, microcode_ver);
Subrata Banik53b08c32018-12-10 14:11:35 +0530180 cpu_id = cpu_get_cpuid();
Elyes HAOUAS603963e2018-09-28 09:06:43 +0200181 microcode_ver = rdmsr(IA32_BIOS_SIGN_ID);
Lee Leahyb0005132015-05-12 18:19:47 -0700182
183 /* Look for string to match the name */
184 for (i = 0; i < ARRAY_SIZE(cpu_table); i++) {
Subrata Banik53b08c32018-12-10 14:11:35 +0530185 if (cpu_table[i].cpuid == cpu_id) {
Lee Leahyb0005132015-05-12 18:19:47 -0700186 cpu_type = cpu_table[i].name;
187 break;
188 }
189 }
190
191 printk(BIOS_DEBUG, "CPU: %s\n", cpu_name);
192 printk(BIOS_DEBUG, "CPU: ID %x, %s, ucode: %08x\n",
Subrata Banik53b08c32018-12-10 14:11:35 +0530193 cpu_id, cpu_type, microcode_ver.hi);
Lee Leahyb0005132015-05-12 18:19:47 -0700194
Subrata Banik53b08c32018-12-10 14:11:35 +0530195 cpu_feature_flag = cpu_get_feature_flags_ecx();
196 aes = (cpu_feature_flag & CPUID_AES) ? 1 : 0;
197 txt = (cpu_feature_flag & CPUID_SMX) ? 1 : 0;
198 vt = (cpu_feature_flag & CPUID_VMX) ? 1 : 0;
Lee Leahy1d14b3e2015-05-12 18:23:27 -0700199 printk(BIOS_DEBUG,
200 "CPU: AES %ssupported, TXT %ssupported, VT %ssupported\n",
201 mode[aes], mode[txt], mode[vt]);
Lee Leahyb0005132015-05-12 18:19:47 -0700202}
203
204static void report_mch_info(void)
205{
206 int i;
Elyes HAOUAS68c851b2018-06-12 22:06:09 +0200207 pci_devfn_t dev = SA_DEV_ROOT;
Subrata Banikdf5ae9c2017-12-06 19:10:15 +0530208 uint16_t mchid = get_dev_id(dev);
209 uint8_t mch_revision = get_dev_revision(dev);
Lee Leahyb0005132015-05-12 18:19:47 -0700210 const char *mch_type = "Unknown";
211
Lee Leahy1d14b3e2015-05-12 18:23:27 -0700212 for (i = 0; i < ARRAY_SIZE(mch_table); i++) {
213 if (mch_table[i].mchid == mchid) {
214 mch_type = mch_table[i].name;
215 break;
Lee Leahyb0005132015-05-12 18:19:47 -0700216 }
217 }
218
219 printk(BIOS_DEBUG, "MCH: device id %04x (rev %02x) is %s\n",
Lee Leahy1d14b3e2015-05-12 18:23:27 -0700220 mchid, mch_revision, mch_type);
Lee Leahyb0005132015-05-12 18:19:47 -0700221}
222
223static void report_pch_info(void)
224{
225 int i;
Elyes HAOUAS68c851b2018-06-12 22:06:09 +0200226 pci_devfn_t dev = PCH_DEV_LPC;
Subrata Banikdf5ae9c2017-12-06 19:10:15 +0530227 uint16_t lpcid = get_dev_id(dev);
Lee Leahyb0005132015-05-12 18:19:47 -0700228 const char *pch_type = "Unknown";
229
230 for (i = 0; i < ARRAY_SIZE(pch_table); i++) {
231 if (pch_table[i].lpcid == lpcid) {
232 pch_type = pch_table[i].name;
233 break;
234 }
235 }
236 printk(BIOS_DEBUG, "PCH: device id %04x (rev %02x) is %s\n",
Subrata Banikdf5ae9c2017-12-06 19:10:15 +0530237 lpcid, get_dev_revision(dev), pch_type);
Lee Leahyb0005132015-05-12 18:19:47 -0700238}
239
240static void report_igd_info(void)
241{
242 int i;
Elyes HAOUAS68c851b2018-06-12 22:06:09 +0200243 pci_devfn_t dev = SA_DEV_IGD;
Subrata Banikdf5ae9c2017-12-06 19:10:15 +0530244 uint16_t igdid = get_dev_id(dev);
Lee Leahyb0005132015-05-12 18:19:47 -0700245 const char *igd_type = "Unknown";
246
247 for (i = 0; i < ARRAY_SIZE(igd_table); i++) {
248 if (igd_table[i].igdid == igdid) {
249 igd_type = igd_table[i].name;
250 break;
251 }
252 }
253 printk(BIOS_DEBUG, "IGD: device id %04x (rev %02x) is %s\n",
Subrata Banikdf5ae9c2017-12-06 19:10:15 +0530254 igdid, get_dev_revision(dev), igd_type);
Lee Leahyb0005132015-05-12 18:19:47 -0700255}
256
257void report_platform_info(void)
258{
259 report_cpu_info();
260 report_mch_info();
261 report_pch_info();
262 report_igd_info();
263}
264
265/*
266 * Dump in the log memory controller configuration as read from the memory
267 * controller registers.
268 */
269void report_memory_config(void)
270{
271 u32 addr_decoder_common, addr_decode_ch[2];
272 int i;
273
274 addr_decoder_common = MCHBAR32(0x5000);
275 addr_decode_ch[0] = MCHBAR32(0x5004);
276 addr_decode_ch[1] = MCHBAR32(0x5008);
277
278 printk(BIOS_DEBUG, "memcfg DDR3 clock %d MHz\n",
279 (MCHBAR32(0x5e04) * 13333 * 2 + 50)/100);
280 printk(BIOS_DEBUG, "memcfg channel assignment: A: %d, B % d, C % d\n",
281 addr_decoder_common & 3,
282 (addr_decoder_common >> 2) & 3,
283 (addr_decoder_common >> 4) & 3);
284
285 for (i = 0; i < ARRAY_SIZE(addr_decode_ch); i++) {
286 u32 ch_conf = addr_decode_ch[i];
287 printk(BIOS_DEBUG, "memcfg channel[%d] config (%8.8x):\n",
288 i, ch_conf);
289 printk(BIOS_DEBUG, " enhanced interleave mode %s\n",
290 ((ch_conf >> 22) & 1) ? "on" : "off");
291 printk(BIOS_DEBUG, " rank interleave %s\n",
292 ((ch_conf >> 21) & 1) ? "on" : "off");
293 printk(BIOS_DEBUG, " DIMMA %d MB width %s %s rank%s\n",
294 ((ch_conf >> 0) & 0xff) * 256,
295 ((ch_conf >> 19) & 1) ? "x16" : "x8 or x32",
296 ((ch_conf >> 17) & 1) ? "dual" : "single",
297 ((ch_conf >> 16) & 1) ? "" : ", selected");
298 printk(BIOS_DEBUG, " DIMMB %d MB width %s %s rank%s\n",
299 ((ch_conf >> 8) & 0xff) * 256,
300 ((ch_conf >> 19) & 1) ? "x16" : "x8 or x32",
301 ((ch_conf >> 18) & 1) ? "dual" : "single",
302 ((ch_conf >> 16) & 1) ? ", selected" : "");
303 }
304}