blob: e6e4ba4e2a6068ceab0e827cdc421c95a0f9b002 [file] [log] [blame]
Lee Leahyb0005132015-05-12 18:19:47 -07001/*
2 * This file is part of the coreboot project.
3 *
4 * Copyright (C) 2014 Google Inc.
Lee Leahy1d14b3e2015-05-12 18:23:27 -07005 * Copyright (C) 2015 Intel Corporation.
Lee Leahyb0005132015-05-12 18:19:47 -07006 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License as published by
9 * the Free Software Foundation; version 2 of the License.
10 *
11 * This program is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14 * GNU General Public License for more details.
Lee Leahyb0005132015-05-12 18:19:47 -070015 */
16
17#include <arch/cpu.h>
18#include <arch/io.h>
Kyösti Mälkkif1b58b72019-03-01 13:43:02 +020019#include <device/pci_ops.h>
Lee Leahyb0005132015-05-12 18:19:47 -070020#include <console/console.h>
Lee Leahyb0005132015-05-12 18:19:47 -070021#include <cpu/x86/msr.h>
Lee Leahy1d14b3e2015-05-12 18:23:27 -070022#include <device/pci.h>
Subrata Banikc2165672017-06-02 17:52:44 +053023#include <device/pci_ids.h>
Barnali Sarkar73273862017-06-13 20:22:33 +053024#include <intelblocks/mp_init.h>
Naresh G Solankiecd9a942016-08-11 14:56:28 +053025#include <soc/bootblock.h>
Lee Leahyb0005132015-05-12 18:19:47 -070026#include <soc/cpu.h>
27#include <soc/pch.h>
28#include <soc/pci_devs.h>
Lee Leahyb0005132015-05-12 18:19:47 -070029#include <soc/systemagent.h>
Lee Leahy1d14b3e2015-05-12 18:23:27 -070030#include <string.h>
Lee Leahyb0005132015-05-12 18:19:47 -070031
32static struct {
33 u32 cpuid;
34 const char *name;
35} cpu_table[] = {
Subrata Banikc2165672017-06-02 17:52:44 +053036 { CPUID_SKYLAKE_C0, "Skylake C0" },
37 { CPUID_SKYLAKE_D0, "Skylake D0" },
38 { CPUID_SKYLAKE_HQ0, "Skylake H Q0" },
39 { CPUID_SKYLAKE_HR0, "Skylake H R0" },
40 { CPUID_KABYLAKE_G0, "Kabylake G0" },
41 { CPUID_KABYLAKE_H0, "Kabylake H0" },
42 { CPUID_KABYLAKE_Y0, "Kabylake Y0" },
43 { CPUID_KABYLAKE_HA0, "Kabylake H A0" },
44 { CPUID_KABYLAKE_HB0, "Kabylake H B0" },
Lee Leahyb0005132015-05-12 18:19:47 -070045};
46
47static struct {
Lee Leahy1d14b3e2015-05-12 18:23:27 -070048 u16 mchid;
Lee Leahyb0005132015-05-12 18:19:47 -070049 const char *name;
Lee Leahy1d14b3e2015-05-12 18:23:27 -070050} mch_table[] = {
Subrata Banikc2165672017-06-02 17:52:44 +053051 { PCI_DEVICE_ID_INTEL_SKL_ID_U, "Skylake-U" },
52 { PCI_DEVICE_ID_INTEL_SKL_ID_Y, "Skylake-Y" },
53 { PCI_DEVICE_ID_INTEL_SKL_ID_ULX, "Skylake-ULX" },
54 { PCI_DEVICE_ID_INTEL_SKL_ID_H, "Skylake-H" },
55 { PCI_DEVICE_ID_INTEL_SKL_ID_H_EM, "Skylake-H Embedded" },
56 { PCI_DEVICE_ID_INTEL_KBL_ID_U, "Kabylake-U" },
57 { PCI_DEVICE_ID_INTEL_KBL_U_R, "Kabylake-R ULT"},
58 { PCI_DEVICE_ID_INTEL_KBL_ID_Y, "Kabylake-Y" },
59 { PCI_DEVICE_ID_INTEL_KBL_ID_H, "Kabylake-H" },
Gaggery Tsaie415a4c2018-03-21 22:36:18 +080060 { PCI_DEVICE_ID_INTEL_KBL_ID_S, "Kabylake-S" },
V Sowmyaacc2a482018-01-23 15:27:23 +053061 { PCI_DEVICE_ID_INTEL_KBL_ID_DT, "Kabylake DT" },
Lee Leahyb0005132015-05-12 18:19:47 -070062};
63
64static struct {
65 u16 lpcid;
66 const char *name;
67} pch_table[] = {
Subrata Banikc2165672017-06-02 17:52:44 +053068 { PCI_DEVICE_ID_INTEL_SPT_LP_SAMPLE, "Skylake LP Sample" },
69 { PCI_DEVICE_ID_INTEL_SPT_LP_U_BASE, "Skylake-U Base" },
70 { PCI_DEVICE_ID_INTEL_SPT_LP_U_PREMIUM, "Skylake-U Premium" },
71 { PCI_DEVICE_ID_INTEL_SPT_LP_Y_PREMIUM, "Skylake-Y Premium" },
V Sowmya7c150472018-01-23 14:44:45 +053072 { PCI_DEVICE_ID_INTEL_SPT_H_PREMIUM, "Skylake PCH-H Premium" },
73 { PCI_DEVICE_ID_INTEL_SPT_H_C236, "Skylake PCH-H C236" },
74 { PCI_DEVICE_ID_INTEL_SPT_H_QM170, "Skylake PCH-H QM170" },
Praveen hodagatta pranesh523d6692018-11-03 01:21:14 +080075 { PCI_DEVICE_ID_INTEL_SPT_H_HM175, "Skylake PCH-H HM175" },
76 { PCI_DEVICE_ID_INTEL_SPT_H_QM175, "Skylake PCH-H QM175" },
77 { PCI_DEVICE_ID_INTEL_SPT_H_CM238, "Skylake PCH-H CM238" },
V Sowmyaacc2a482018-01-23 15:27:23 +053078 { PCI_DEVICE_ID_INTEL_KBP_H_Q270, "Kabylake-H Q270" },
Gaggery Tsaie415a4c2018-03-21 22:36:18 +080079 { PCI_DEVICE_ID_INTEL_KBP_H_H270, "Kabylake-H H270" },
80 { PCI_DEVICE_ID_INTEL_KBP_H_Z270, "Kabylake-H Z270" },
81 { PCI_DEVICE_ID_INTEL_KBP_H_B250, "Kabylake-H B250" },
82 { PCI_DEVICE_ID_INTEL_KBP_H_Q250, "Kabylake-H Q250" },
Subrata Banikc2165672017-06-02 17:52:44 +053083 { PCI_DEVICE_ID_INTEL_KBP_LP_U_PREMIUM, "Kabylake-U Premium" },
84 { PCI_DEVICE_ID_INTEL_KBP_LP_Y_PREMIUM, "Kabylake-Y Premium" },
85 { PCI_DEVICE_ID_INTEL_KBP_LP_SUPER_SKU, "Kabylake Super Sku" },
86 { PCI_DEVICE_ID_INTEL_SPT_LP_Y_PREMIUM_HDCP22,
87 "Kabylake-Y iHDCP 2.2 Premium" },
88 { PCI_DEVICE_ID_INTEL_SPT_LP_U_PREMIUM_HDCP22,
89 "Kabylake-U iHDCP 2.2 Premium" },
Gaggery Tsaie2592be2017-09-20 22:46:39 +080090 { PCI_DEVICE_ID_INTEL_SPT_LP_U_BASE_HDCP22,
91 "Kabylake-U iHDCP 2.2 Base" },
Lee Leahyb0005132015-05-12 18:19:47 -070092};
93
94static struct {
95 u16 igdid;
96 const char *name;
97} igd_table[] = {
Subrata Banikc2165672017-06-02 17:52:44 +053098 { PCI_DEVICE_ID_INTEL_SKL_GT1_SULTM, "Skylake ULT GT1"},
99 { PCI_DEVICE_ID_INTEL_SKL_GT2_SULXM, "Skylake ULX GT2" },
100 { PCI_DEVICE_ID_INTEL_SKL_GT2_SULTM, "Skylake ULT GT2" },
101 { PCI_DEVICE_ID_INTEL_SKL_GT2_SHALM, "Skylake HALO GT2" },
102 { PCI_DEVICE_ID_INTEL_SKL_GT4_SHALM, "Skylake HALO GT4" },
103 { PCI_DEVICE_ID_INTEL_KBL_GT1_SULTM, "Kabylake ULT GT1"},
104 { PCI_DEVICE_ID_INTEL_KBL_GT2_SULXM, "Kabylake ULX GT2" },
105 { PCI_DEVICE_ID_INTEL_KBL_GT2_SULTM, "Kabylake ULT GT2" },
106 { PCI_DEVICE_ID_INTEL_KBL_GT2_SULTMR, "Kabylake-R ULT GT2"},
107 { PCI_DEVICE_ID_INTEL_KBL_GT2_SHALM, "Kabylake HALO GT2" },
V Sowmyaacc2a482018-01-23 15:27:23 +0530108 { PCI_DEVICE_ID_INTEL_KBL_GT2_DT2P2, "Kabylake DT GT2" },
Gaggery Tsai8aee7f72018-08-03 11:40:55 -0700109 { PCI_DEVICE_ID_INTEL_AML_GT2_ULX, "Amberlake ULX GT2" },
Lee Leahyb0005132015-05-12 18:19:47 -0700110};
111
Elyes HAOUAS68c851b2018-06-12 22:06:09 +0200112static uint8_t get_dev_revision(pci_devfn_t dev)
Subrata Banikdf5ae9c2017-12-06 19:10:15 +0530113{
114 return pci_read_config8(dev, PCI_REVISION_ID);
115}
116
Elyes HAOUAS68c851b2018-06-12 22:06:09 +0200117static uint16_t get_dev_id(pci_devfn_t dev)
Subrata Banikdf5ae9c2017-12-06 19:10:15 +0530118{
119 return pci_read_config16(dev, PCI_DEVICE_ID);
120}
121
Lee Leahyb0005132015-05-12 18:19:47 -0700122static void report_cpu_info(void)
123{
124 struct cpuid_result cpuidr;
Subrata Banik53b08c32018-12-10 14:11:35 +0530125 u32 i, index, cpu_id, cpu_feature_flag;
Lee Leahyb0005132015-05-12 18:19:47 -0700126 char cpu_string[50], *cpu_name = cpu_string; /* 48 bytes are reported */
127 int vt, txt, aes;
128 msr_t microcode_ver;
Elyes HAOUAS39303d52018-07-08 12:40:45 +0200129 static const char *const mode[] = {"NOT ", ""};
Lee Leahyb0005132015-05-12 18:19:47 -0700130 const char *cpu_type = "Unknown";
131
132 index = 0x80000000;
133 cpuidr = cpuid(index);
134 if (cpuidr.eax < 0x80000004) {
135 strcpy(cpu_string, "Platform info not available");
136 } else {
Lee Leahy1d14b3e2015-05-12 18:23:27 -0700137 u32 *p = (u32 *) cpu_string;
138 for (i = 2; i <= 4; i++) {
Lee Leahyb0005132015-05-12 18:19:47 -0700139 cpuidr = cpuid(index + i);
140 *p++ = cpuidr.eax;
141 *p++ = cpuidr.ebx;
142 *p++ = cpuidr.ecx;
143 *p++ = cpuidr.edx;
144 }
145 }
146 /* Skip leading spaces in CPU name string */
147 while (cpu_name[0] == ' ')
148 cpu_name++;
149
150 microcode_ver.lo = 0;
151 microcode_ver.hi = 0;
Elyes HAOUAS603963e2018-09-28 09:06:43 +0200152 wrmsr(IA32_BIOS_SIGN_ID, microcode_ver);
Subrata Banik53b08c32018-12-10 14:11:35 +0530153 cpu_id = cpu_get_cpuid();
Elyes HAOUAS603963e2018-09-28 09:06:43 +0200154 microcode_ver = rdmsr(IA32_BIOS_SIGN_ID);
Lee Leahyb0005132015-05-12 18:19:47 -0700155
156 /* Look for string to match the name */
157 for (i = 0; i < ARRAY_SIZE(cpu_table); i++) {
Subrata Banik53b08c32018-12-10 14:11:35 +0530158 if (cpu_table[i].cpuid == cpu_id) {
Lee Leahyb0005132015-05-12 18:19:47 -0700159 cpu_type = cpu_table[i].name;
160 break;
161 }
162 }
163
164 printk(BIOS_DEBUG, "CPU: %s\n", cpu_name);
165 printk(BIOS_DEBUG, "CPU: ID %x, %s, ucode: %08x\n",
Subrata Banik53b08c32018-12-10 14:11:35 +0530166 cpu_id, cpu_type, microcode_ver.hi);
Lee Leahyb0005132015-05-12 18:19:47 -0700167
Subrata Banik53b08c32018-12-10 14:11:35 +0530168 cpu_feature_flag = cpu_get_feature_flags_ecx();
169 aes = (cpu_feature_flag & CPUID_AES) ? 1 : 0;
170 txt = (cpu_feature_flag & CPUID_SMX) ? 1 : 0;
171 vt = (cpu_feature_flag & CPUID_VMX) ? 1 : 0;
Lee Leahy1d14b3e2015-05-12 18:23:27 -0700172 printk(BIOS_DEBUG,
173 "CPU: AES %ssupported, TXT %ssupported, VT %ssupported\n",
174 mode[aes], mode[txt], mode[vt]);
Lee Leahyb0005132015-05-12 18:19:47 -0700175}
176
177static void report_mch_info(void)
178{
179 int i;
Elyes HAOUAS68c851b2018-06-12 22:06:09 +0200180 pci_devfn_t dev = SA_DEV_ROOT;
Subrata Banikdf5ae9c2017-12-06 19:10:15 +0530181 uint16_t mchid = get_dev_id(dev);
182 uint8_t mch_revision = get_dev_revision(dev);
Lee Leahyb0005132015-05-12 18:19:47 -0700183 const char *mch_type = "Unknown";
184
Lee Leahy1d14b3e2015-05-12 18:23:27 -0700185 for (i = 0; i < ARRAY_SIZE(mch_table); i++) {
186 if (mch_table[i].mchid == mchid) {
187 mch_type = mch_table[i].name;
188 break;
Lee Leahyb0005132015-05-12 18:19:47 -0700189 }
190 }
191
192 printk(BIOS_DEBUG, "MCH: device id %04x (rev %02x) is %s\n",
Lee Leahy1d14b3e2015-05-12 18:23:27 -0700193 mchid, mch_revision, mch_type);
Lee Leahyb0005132015-05-12 18:19:47 -0700194}
195
196static void report_pch_info(void)
197{
198 int i;
Elyes HAOUAS68c851b2018-06-12 22:06:09 +0200199 pci_devfn_t dev = PCH_DEV_LPC;
Subrata Banikdf5ae9c2017-12-06 19:10:15 +0530200 uint16_t lpcid = get_dev_id(dev);
Lee Leahyb0005132015-05-12 18:19:47 -0700201 const char *pch_type = "Unknown";
202
203 for (i = 0; i < ARRAY_SIZE(pch_table); i++) {
204 if (pch_table[i].lpcid == lpcid) {
205 pch_type = pch_table[i].name;
206 break;
207 }
208 }
209 printk(BIOS_DEBUG, "PCH: device id %04x (rev %02x) is %s\n",
Subrata Banikdf5ae9c2017-12-06 19:10:15 +0530210 lpcid, get_dev_revision(dev), pch_type);
Lee Leahyb0005132015-05-12 18:19:47 -0700211}
212
213static void report_igd_info(void)
214{
215 int i;
Elyes HAOUAS68c851b2018-06-12 22:06:09 +0200216 pci_devfn_t dev = SA_DEV_IGD;
Subrata Banikdf5ae9c2017-12-06 19:10:15 +0530217 uint16_t igdid = get_dev_id(dev);
Lee Leahyb0005132015-05-12 18:19:47 -0700218 const char *igd_type = "Unknown";
219
220 for (i = 0; i < ARRAY_SIZE(igd_table); i++) {
221 if (igd_table[i].igdid == igdid) {
222 igd_type = igd_table[i].name;
223 break;
224 }
225 }
226 printk(BIOS_DEBUG, "IGD: device id %04x (rev %02x) is %s\n",
Subrata Banikdf5ae9c2017-12-06 19:10:15 +0530227 igdid, get_dev_revision(dev), igd_type);
Lee Leahyb0005132015-05-12 18:19:47 -0700228}
229
230void report_platform_info(void)
231{
232 report_cpu_info();
233 report_mch_info();
234 report_pch_info();
235 report_igd_info();
236}
237
238/*
239 * Dump in the log memory controller configuration as read from the memory
240 * controller registers.
241 */
242void report_memory_config(void)
243{
244 u32 addr_decoder_common, addr_decode_ch[2];
245 int i;
246
247 addr_decoder_common = MCHBAR32(0x5000);
248 addr_decode_ch[0] = MCHBAR32(0x5004);
249 addr_decode_ch[1] = MCHBAR32(0x5008);
250
251 printk(BIOS_DEBUG, "memcfg DDR3 clock %d MHz\n",
252 (MCHBAR32(0x5e04) * 13333 * 2 + 50)/100);
253 printk(BIOS_DEBUG, "memcfg channel assignment: A: %d, B % d, C % d\n",
254 addr_decoder_common & 3,
255 (addr_decoder_common >> 2) & 3,
256 (addr_decoder_common >> 4) & 3);
257
258 for (i = 0; i < ARRAY_SIZE(addr_decode_ch); i++) {
259 u32 ch_conf = addr_decode_ch[i];
260 printk(BIOS_DEBUG, "memcfg channel[%d] config (%8.8x):\n",
261 i, ch_conf);
262 printk(BIOS_DEBUG, " enhanced interleave mode %s\n",
263 ((ch_conf >> 22) & 1) ? "on" : "off");
264 printk(BIOS_DEBUG, " rank interleave %s\n",
265 ((ch_conf >> 21) & 1) ? "on" : "off");
266 printk(BIOS_DEBUG, " DIMMA %d MB width %s %s rank%s\n",
267 ((ch_conf >> 0) & 0xff) * 256,
268 ((ch_conf >> 19) & 1) ? "x16" : "x8 or x32",
269 ((ch_conf >> 17) & 1) ? "dual" : "single",
270 ((ch_conf >> 16) & 1) ? "" : ", selected");
271 printk(BIOS_DEBUG, " DIMMB %d MB width %s %s rank%s\n",
272 ((ch_conf >> 8) & 0xff) * 256,
273 ((ch_conf >> 19) & 1) ? "x16" : "x8 or x32",
274 ((ch_conf >> 18) & 1) ? "dual" : "single",
275 ((ch_conf >> 16) & 1) ? ", selected" : "");
276 }
277}