blob: 7d5bc3fb2a46036ed7c060d108c1ee3892eadc7b [file] [log] [blame]
Lee Leahyb0005132015-05-12 18:19:47 -07001/*
2 * This file is part of the coreboot project.
3 *
4 * Copyright (C) 2014 Google Inc.
Lee Leahy1d14b3e2015-05-12 18:23:27 -07005 * Copyright (C) 2015 Intel Corporation.
Lee Leahyb0005132015-05-12 18:19:47 -07006 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License as published by
9 * the Free Software Foundation; version 2 of the License.
10 *
11 * This program is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14 * GNU General Public License for more details.
Lee Leahyb0005132015-05-12 18:19:47 -070015 */
16
17#include <arch/cpu.h>
18#include <arch/io.h>
19#include <console/console.h>
Lee Leahyb0005132015-05-12 18:19:47 -070020#include <cpu/x86/msr.h>
Lee Leahy1d14b3e2015-05-12 18:23:27 -070021#include <device/pci.h>
Subrata Banikc2165672017-06-02 17:52:44 +053022#include <device/pci_ids.h>
Barnali Sarkar73273862017-06-13 20:22:33 +053023#include <intelblocks/mp_init.h>
Naresh G Solankiecd9a942016-08-11 14:56:28 +053024#include <soc/bootblock.h>
Lee Leahyb0005132015-05-12 18:19:47 -070025#include <soc/cpu.h>
26#include <soc/pch.h>
27#include <soc/pci_devs.h>
Lee Leahyb0005132015-05-12 18:19:47 -070028#include <soc/systemagent.h>
Lee Leahy1d14b3e2015-05-12 18:23:27 -070029#include <string.h>
Lee Leahyb0005132015-05-12 18:19:47 -070030
31static struct {
32 u32 cpuid;
33 const char *name;
34} cpu_table[] = {
Subrata Banikc2165672017-06-02 17:52:44 +053035 { CPUID_SKYLAKE_C0, "Skylake C0" },
36 { CPUID_SKYLAKE_D0, "Skylake D0" },
37 { CPUID_SKYLAKE_HQ0, "Skylake H Q0" },
38 { CPUID_SKYLAKE_HR0, "Skylake H R0" },
39 { CPUID_KABYLAKE_G0, "Kabylake G0" },
40 { CPUID_KABYLAKE_H0, "Kabylake H0" },
41 { CPUID_KABYLAKE_Y0, "Kabylake Y0" },
42 { CPUID_KABYLAKE_HA0, "Kabylake H A0" },
43 { CPUID_KABYLAKE_HB0, "Kabylake H B0" },
Lee Leahyb0005132015-05-12 18:19:47 -070044};
45
46static struct {
Lee Leahy1d14b3e2015-05-12 18:23:27 -070047 u16 mchid;
Lee Leahyb0005132015-05-12 18:19:47 -070048 const char *name;
Lee Leahy1d14b3e2015-05-12 18:23:27 -070049} mch_table[] = {
Subrata Banikc2165672017-06-02 17:52:44 +053050 { PCI_DEVICE_ID_INTEL_SKL_ID_U, "Skylake-U" },
51 { PCI_DEVICE_ID_INTEL_SKL_ID_Y, "Skylake-Y" },
52 { PCI_DEVICE_ID_INTEL_SKL_ID_ULX, "Skylake-ULX" },
53 { PCI_DEVICE_ID_INTEL_SKL_ID_H, "Skylake-H" },
54 { PCI_DEVICE_ID_INTEL_SKL_ID_H_EM, "Skylake-H Embedded" },
55 { PCI_DEVICE_ID_INTEL_KBL_ID_U, "Kabylake-U" },
56 { PCI_DEVICE_ID_INTEL_KBL_U_R, "Kabylake-R ULT"},
57 { PCI_DEVICE_ID_INTEL_KBL_ID_Y, "Kabylake-Y" },
58 { PCI_DEVICE_ID_INTEL_KBL_ID_H, "Kabylake-H" },
Gaggery Tsaie415a4c2018-03-21 22:36:18 +080059 { PCI_DEVICE_ID_INTEL_KBL_ID_S, "Kabylake-S" },
V Sowmyaacc2a482018-01-23 15:27:23 +053060 { PCI_DEVICE_ID_INTEL_KBL_ID_DT, "Kabylake DT" },
Lee Leahyb0005132015-05-12 18:19:47 -070061};
62
63static struct {
64 u16 lpcid;
65 const char *name;
66} pch_table[] = {
Subrata Banikc2165672017-06-02 17:52:44 +053067 { PCI_DEVICE_ID_INTEL_SPT_LP_SAMPLE, "Skylake LP Sample" },
68 { PCI_DEVICE_ID_INTEL_SPT_LP_U_BASE, "Skylake-U Base" },
69 { PCI_DEVICE_ID_INTEL_SPT_LP_U_PREMIUM, "Skylake-U Premium" },
70 { PCI_DEVICE_ID_INTEL_SPT_LP_Y_PREMIUM, "Skylake-Y Premium" },
V Sowmya7c150472018-01-23 14:44:45 +053071 { PCI_DEVICE_ID_INTEL_SPT_H_PREMIUM, "Skylake PCH-H Premium" },
72 { PCI_DEVICE_ID_INTEL_SPT_H_C236, "Skylake PCH-H C236" },
73 { PCI_DEVICE_ID_INTEL_SPT_H_QM170, "Skylake PCH-H QM170" },
V Sowmyaacc2a482018-01-23 15:27:23 +053074 { PCI_DEVICE_ID_INTEL_KBP_H_Q270, "Kabylake-H Q270" },
Gaggery Tsaie415a4c2018-03-21 22:36:18 +080075 { PCI_DEVICE_ID_INTEL_KBP_H_H270, "Kabylake-H H270" },
76 { PCI_DEVICE_ID_INTEL_KBP_H_Z270, "Kabylake-H Z270" },
77 { PCI_DEVICE_ID_INTEL_KBP_H_B250, "Kabylake-H B250" },
78 { PCI_DEVICE_ID_INTEL_KBP_H_Q250, "Kabylake-H Q250" },
Subrata Banikc2165672017-06-02 17:52:44 +053079 { PCI_DEVICE_ID_INTEL_KBP_LP_U_PREMIUM, "Kabylake-U Premium" },
80 { PCI_DEVICE_ID_INTEL_KBP_LP_Y_PREMIUM, "Kabylake-Y Premium" },
81 { PCI_DEVICE_ID_INTEL_KBP_LP_SUPER_SKU, "Kabylake Super Sku" },
82 { PCI_DEVICE_ID_INTEL_SPT_LP_Y_PREMIUM_HDCP22,
83 "Kabylake-Y iHDCP 2.2 Premium" },
84 { PCI_DEVICE_ID_INTEL_SPT_LP_U_PREMIUM_HDCP22,
85 "Kabylake-U iHDCP 2.2 Premium" },
Gaggery Tsaie2592be2017-09-20 22:46:39 +080086 { PCI_DEVICE_ID_INTEL_SPT_LP_U_BASE_HDCP22,
87 "Kabylake-U iHDCP 2.2 Base" },
Lee Leahyb0005132015-05-12 18:19:47 -070088};
89
90static struct {
91 u16 igdid;
92 const char *name;
93} igd_table[] = {
Subrata Banikc2165672017-06-02 17:52:44 +053094 { PCI_DEVICE_ID_INTEL_SKL_GT1_SULTM, "Skylake ULT GT1"},
95 { PCI_DEVICE_ID_INTEL_SKL_GT2_SULXM, "Skylake ULX GT2" },
96 { PCI_DEVICE_ID_INTEL_SKL_GT2_SULTM, "Skylake ULT GT2" },
97 { PCI_DEVICE_ID_INTEL_SKL_GT2_SHALM, "Skylake HALO GT2" },
98 { PCI_DEVICE_ID_INTEL_SKL_GT4_SHALM, "Skylake HALO GT4" },
99 { PCI_DEVICE_ID_INTEL_KBL_GT1_SULTM, "Kabylake ULT GT1"},
100 { PCI_DEVICE_ID_INTEL_KBL_GT2_SULXM, "Kabylake ULX GT2" },
101 { PCI_DEVICE_ID_INTEL_KBL_GT2_SULTM, "Kabylake ULT GT2" },
102 { PCI_DEVICE_ID_INTEL_KBL_GT2_SULTMR, "Kabylake-R ULT GT2"},
103 { PCI_DEVICE_ID_INTEL_KBL_GT2_SHALM, "Kabylake HALO GT2" },
V Sowmyaacc2a482018-01-23 15:27:23 +0530104 { PCI_DEVICE_ID_INTEL_KBL_GT2_DT2P2, "Kabylake DT GT2" },
Lee Leahyb0005132015-05-12 18:19:47 -0700105};
106
Elyes HAOUAS68c851b2018-06-12 22:06:09 +0200107static uint8_t get_dev_revision(pci_devfn_t dev)
Subrata Banikdf5ae9c2017-12-06 19:10:15 +0530108{
109 return pci_read_config8(dev, PCI_REVISION_ID);
110}
111
Elyes HAOUAS68c851b2018-06-12 22:06:09 +0200112static uint16_t get_dev_id(pci_devfn_t dev)
Subrata Banikdf5ae9c2017-12-06 19:10:15 +0530113{
114 return pci_read_config16(dev, PCI_DEVICE_ID);
115}
116
Lee Leahyb0005132015-05-12 18:19:47 -0700117static void report_cpu_info(void)
118{
119 struct cpuid_result cpuidr;
120 u32 i, index;
121 char cpu_string[50], *cpu_name = cpu_string; /* 48 bytes are reported */
122 int vt, txt, aes;
123 msr_t microcode_ver;
Elyes HAOUAS39303d52018-07-08 12:40:45 +0200124 static const char *const mode[] = {"NOT ", ""};
Lee Leahyb0005132015-05-12 18:19:47 -0700125 const char *cpu_type = "Unknown";
126
127 index = 0x80000000;
128 cpuidr = cpuid(index);
129 if (cpuidr.eax < 0x80000004) {
130 strcpy(cpu_string, "Platform info not available");
131 } else {
Lee Leahy1d14b3e2015-05-12 18:23:27 -0700132 u32 *p = (u32 *) cpu_string;
133 for (i = 2; i <= 4; i++) {
Lee Leahyb0005132015-05-12 18:19:47 -0700134 cpuidr = cpuid(index + i);
135 *p++ = cpuidr.eax;
136 *p++ = cpuidr.ebx;
137 *p++ = cpuidr.ecx;
138 *p++ = cpuidr.edx;
139 }
140 }
141 /* Skip leading spaces in CPU name string */
142 while (cpu_name[0] == ' ')
143 cpu_name++;
144
145 microcode_ver.lo = 0;
146 microcode_ver.hi = 0;
147 wrmsr(0x8B, microcode_ver);
148 cpuidr = cpuid(1);
149 microcode_ver = rdmsr(0x8b);
150
151 /* Look for string to match the name */
152 for (i = 0; i < ARRAY_SIZE(cpu_table); i++) {
153 if (cpu_table[i].cpuid == cpuidr.eax) {
154 cpu_type = cpu_table[i].name;
155 break;
156 }
157 }
158
159 printk(BIOS_DEBUG, "CPU: %s\n", cpu_name);
160 printk(BIOS_DEBUG, "CPU: ID %x, %s, ucode: %08x\n",
161 cpuidr.eax, cpu_type, microcode_ver.hi);
162
163 aes = (cpuidr.ecx & (1 << 25)) ? 1 : 0;
164 txt = (cpuidr.ecx & (1 << 6)) ? 1 : 0;
165 vt = (cpuidr.ecx & (1 << 5)) ? 1 : 0;
Lee Leahy1d14b3e2015-05-12 18:23:27 -0700166 printk(BIOS_DEBUG,
167 "CPU: AES %ssupported, TXT %ssupported, VT %ssupported\n",
168 mode[aes], mode[txt], mode[vt]);
Lee Leahyb0005132015-05-12 18:19:47 -0700169}
170
171static void report_mch_info(void)
172{
173 int i;
Elyes HAOUAS68c851b2018-06-12 22:06:09 +0200174 pci_devfn_t dev = SA_DEV_ROOT;
Subrata Banikdf5ae9c2017-12-06 19:10:15 +0530175 uint16_t mchid = get_dev_id(dev);
176 uint8_t mch_revision = get_dev_revision(dev);
Lee Leahyb0005132015-05-12 18:19:47 -0700177 const char *mch_type = "Unknown";
178
Lee Leahy1d14b3e2015-05-12 18:23:27 -0700179 for (i = 0; i < ARRAY_SIZE(mch_table); i++) {
180 if (mch_table[i].mchid == mchid) {
181 mch_type = mch_table[i].name;
182 break;
Lee Leahyb0005132015-05-12 18:19:47 -0700183 }
184 }
185
186 printk(BIOS_DEBUG, "MCH: device id %04x (rev %02x) is %s\n",
Lee Leahy1d14b3e2015-05-12 18:23:27 -0700187 mchid, mch_revision, mch_type);
Lee Leahyb0005132015-05-12 18:19:47 -0700188}
189
190static void report_pch_info(void)
191{
192 int i;
Elyes HAOUAS68c851b2018-06-12 22:06:09 +0200193 pci_devfn_t dev = PCH_DEV_LPC;
Subrata Banikdf5ae9c2017-12-06 19:10:15 +0530194 uint16_t lpcid = get_dev_id(dev);
Lee Leahyb0005132015-05-12 18:19:47 -0700195 const char *pch_type = "Unknown";
196
197 for (i = 0; i < ARRAY_SIZE(pch_table); i++) {
198 if (pch_table[i].lpcid == lpcid) {
199 pch_type = pch_table[i].name;
200 break;
201 }
202 }
203 printk(BIOS_DEBUG, "PCH: device id %04x (rev %02x) is %s\n",
Subrata Banikdf5ae9c2017-12-06 19:10:15 +0530204 lpcid, get_dev_revision(dev), pch_type);
Lee Leahyb0005132015-05-12 18:19:47 -0700205}
206
207static void report_igd_info(void)
208{
209 int i;
Elyes HAOUAS68c851b2018-06-12 22:06:09 +0200210 pci_devfn_t dev = SA_DEV_IGD;
Subrata Banikdf5ae9c2017-12-06 19:10:15 +0530211 uint16_t igdid = get_dev_id(dev);
Lee Leahyb0005132015-05-12 18:19:47 -0700212 const char *igd_type = "Unknown";
213
214 for (i = 0; i < ARRAY_SIZE(igd_table); i++) {
215 if (igd_table[i].igdid == igdid) {
216 igd_type = igd_table[i].name;
217 break;
218 }
219 }
220 printk(BIOS_DEBUG, "IGD: device id %04x (rev %02x) is %s\n",
Subrata Banikdf5ae9c2017-12-06 19:10:15 +0530221 igdid, get_dev_revision(dev), igd_type);
Lee Leahyb0005132015-05-12 18:19:47 -0700222}
223
224void report_platform_info(void)
225{
226 report_cpu_info();
227 report_mch_info();
228 report_pch_info();
229 report_igd_info();
230}
231
232/*
233 * Dump in the log memory controller configuration as read from the memory
234 * controller registers.
235 */
236void report_memory_config(void)
237{
238 u32 addr_decoder_common, addr_decode_ch[2];
239 int i;
240
241 addr_decoder_common = MCHBAR32(0x5000);
242 addr_decode_ch[0] = MCHBAR32(0x5004);
243 addr_decode_ch[1] = MCHBAR32(0x5008);
244
245 printk(BIOS_DEBUG, "memcfg DDR3 clock %d MHz\n",
246 (MCHBAR32(0x5e04) * 13333 * 2 + 50)/100);
247 printk(BIOS_DEBUG, "memcfg channel assignment: A: %d, B % d, C % d\n",
248 addr_decoder_common & 3,
249 (addr_decoder_common >> 2) & 3,
250 (addr_decoder_common >> 4) & 3);
251
252 for (i = 0; i < ARRAY_SIZE(addr_decode_ch); i++) {
253 u32 ch_conf = addr_decode_ch[i];
254 printk(BIOS_DEBUG, "memcfg channel[%d] config (%8.8x):\n",
255 i, ch_conf);
256 printk(BIOS_DEBUG, " enhanced interleave mode %s\n",
257 ((ch_conf >> 22) & 1) ? "on" : "off");
258 printk(BIOS_DEBUG, " rank interleave %s\n",
259 ((ch_conf >> 21) & 1) ? "on" : "off");
260 printk(BIOS_DEBUG, " DIMMA %d MB width %s %s rank%s\n",
261 ((ch_conf >> 0) & 0xff) * 256,
262 ((ch_conf >> 19) & 1) ? "x16" : "x8 or x32",
263 ((ch_conf >> 17) & 1) ? "dual" : "single",
264 ((ch_conf >> 16) & 1) ? "" : ", selected");
265 printk(BIOS_DEBUG, " DIMMB %d MB width %s %s rank%s\n",
266 ((ch_conf >> 8) & 0xff) * 256,
267 ((ch_conf >> 19) & 1) ? "x16" : "x8 or x32",
268 ((ch_conf >> 18) & 1) ? "dual" : "single",
269 ((ch_conf >> 16) & 1) ? ", selected" : "");
270 }
271}