blob: 231399c676a9e823d8d1328211b412fee73d3088 [file] [log] [blame]
Angel Pons16f6aa82020-04-05 15:47:21 +02001/* SPDX-License-Identifier: GPL-2.0-only */
2/* This file is part of the coreboot project. */
Subrata Banik91e89c52019-11-01 18:30:01 +05303
Srinidhi N Kaushik4af0adb2020-02-29 00:32:23 -08004#include <assert.h>
Srinidhi N Kaushikd801b1f2019-12-27 13:28:01 -08005#include <console/console.h>
6#include <device/device.h>
7#include <device/pci.h>
Subrata Banik91e89c52019-11-01 18:30:01 +05308#include <fsp/api.h>
Srinidhi N Kaushikd801b1f2019-12-27 13:28:01 -08009#include <fsp/util.h>
Aamir Bohra86da00d2019-12-06 19:57:36 +053010#include <intelblocks/lpss.h>
Srinidhi N Kaushikd801b1f2019-12-27 13:28:01 -080011#include <intelblocks/xdci.h>
12#include <soc/gpio_soc_defs.h>
13#include <soc/intel/common/vbt.h>
14#include <soc/pci_devs.h>
Subrata Banik91e89c52019-11-01 18:30:01 +053015#include <soc/ramstage.h>
Srinidhi N Kaushikd801b1f2019-12-27 13:28:01 -080016#include <soc/soc_chip.h>
17#include <string.h>
18
Wonkyu Kim84b48822020-03-09 13:34:38 -070019/*
20 * Chip config parameter PcieRpL1Substates uses (UPD value + 1)
21 * because UPD value of 0 for PcieRpL1Substates means disabled for FSP.
22 * In order to ensure that mainboard setting does not disable L1 substates
23 * incorrectly, chip config parameter values are offset by 1 with 0 meaning
24 * use FSP UPD default. get_l1_substate_control() ensures that the right UPD
25 * value is set in fsp_params.
26 * 0: Use FSP UPD default
27 * 1: Disable L1 substates
28 * 2: Use L1.1
29 * 3: Use L1.2 (FSP UPD default)
30 */
31static int get_l1_substate_control(enum L1_substates_control ctl)
32{
33 if ((ctl > L1_SS_L1_2) || (ctl == L1_SS_FSP_DEFAULT))
34 ctl = L1_SS_L1_2;
35 return ctl - 1;
36}
37
Srinidhi N Kaushikd801b1f2019-12-27 13:28:01 -080038static void parse_devicetree(FSP_S_CONFIG *params)
39{
40 const struct soc_intel_tigerlake_config *config;
41 config = config_of_soc();
42
43 for (int i = 0; i < CONFIG_SOC_INTEL_I2C_DEV_MAX; i++)
44 params->SerialIoI2cMode[i] = config->SerialIoI2cMode[i];
45
46 for (int i = 0; i < CONFIG_SOC_INTEL_COMMON_BLOCK_GSPI_MAX; i++) {
47 params->SerialIoSpiMode[i] = config->SerialIoGSpiMode[i];
48 params->SerialIoSpiCsMode[i] = config->SerialIoGSpiCsMode[i];
49 params->SerialIoSpiCsState[i] = config->SerialIoGSpiCsState[i];
50 }
51
52 for (int i = 0; i < CONFIG_SOC_INTEL_UART_DEV_MAX; i++)
53 params->SerialIoUartMode[i] = config->SerialIoUartMode[i];
54}
Subrata Banik91e89c52019-11-01 18:30:01 +053055
56static const pci_devfn_t serial_io_dev[] = {
57 PCH_DEVFN_I2C0,
58 PCH_DEVFN_I2C1,
59 PCH_DEVFN_I2C2,
60 PCH_DEVFN_I2C3,
61 PCH_DEVFN_I2C4,
62 PCH_DEVFN_I2C5,
63 PCH_DEVFN_GSPI0,
64 PCH_DEVFN_GSPI1,
65 PCH_DEVFN_GSPI2,
Srinidhi N Kaushikd801b1f2019-12-27 13:28:01 -080066 PCH_DEVFN_GSPI3,
Subrata Banik91e89c52019-11-01 18:30:01 +053067 PCH_DEVFN_UART0,
68 PCH_DEVFN_UART1,
69 PCH_DEVFN_UART2
70};
71
72/* UPD parameters to be initialized before SiliconInit */
73void platform_fsp_silicon_init_params_cb(FSPS_UPD *supd)
74{
Srinidhi N Kaushikd801b1f2019-12-27 13:28:01 -080075 int i;
76 FSP_S_CONFIG *params = &supd->FspsConfig;
77
78 struct device *dev;
79 struct soc_intel_tigerlake_config *config;
80 config = config_of_soc();
81
82 /* Parse device tree and enable/disable Serial I/O devices */
83 parse_devicetree(params);
84
85 /* Load VBT before devicetree-specific config. */
86 params->GraphicsConfigPtr = (uintptr_t)vbt_get();
87
88 params->SkipMpInit = !CONFIG_USE_INTEL_FSP_MP_INIT;
89
90 dev = pcidev_path_on_root(SA_DEVFN_IGD);
91 if (CONFIG(RUN_FSP_GOP) && dev && dev->enabled)
92 params->PeiGraphicsPeimInit = 1;
93 else
94 params->PeiGraphicsPeimInit = 0;
95
Brandon Breitensteinfc932372020-03-11 14:07:23 -070096 params->TcssAuxOri = config->TcssAuxOri;
Srinidhi N Kaushikd801b1f2019-12-27 13:28:01 -080097 for (i = 0; i < 8; i++)
98 params->IomTypeCPortPadCfg[i] = 0x09000000;
99
100 /* USB */
101 for (i = 0; i < ARRAY_SIZE(config->usb2_ports); i++) {
102 params->PortUsb20Enable[i] = config->usb2_ports[i].enable;
103 params->Usb2OverCurrentPin[i] = config->usb2_ports[i].ocpin;
104 params->Usb2PhyPetxiset[i] = config->usb2_ports[i].pre_emp_bias;
105 params->Usb2PhyTxiset[i] = config->usb2_ports[i].tx_bias;
106 params->Usb2PhyPredeemp[i] = config->usb2_ports[i].tx_emp_enable;
107 params->Usb2PhyPehalfbit[i] = config->usb2_ports[i].pre_emp_bit;
108 }
109
110 for (i = 0; i < ARRAY_SIZE(config->usb3_ports); i++) {
111 params->PortUsb30Enable[i] = config->usb3_ports[i].enable;
112 params->Usb3OverCurrentPin[i] = config->usb3_ports[i].ocpin;
113 if (config->usb3_ports[i].tx_de_emp) {
114 params->Usb3HsioTxDeEmphEnable[i] = 1;
115 params->Usb3HsioTxDeEmph[i] = config->usb3_ports[i].tx_de_emp;
116 }
117 if (config->usb3_ports[i].tx_downscale_amp) {
118 params->Usb3HsioTxDownscaleAmpEnable[i] = 1;
119 params->Usb3HsioTxDownscaleAmp[i] =
120 config->usb3_ports[i].tx_downscale_amp;
121 }
122 }
123
Wonkyu Kim84b48822020-03-09 13:34:38 -0700124 /* RP Configs */
Wonkyu Kim59431172020-04-07 20:45:28 -0700125 for (i = 0; i < CONFIG_MAX_ROOT_PORTS; i++) {
Wonkyu Kim84b48822020-03-09 13:34:38 -0700126 params->PcieRpL1Substates[i] =
127 get_l1_substate_control(config->PcieRpL1Substates[i]);
Wonkyu Kim59431172020-04-07 20:45:28 -0700128 params->PcieRpLtrEnable[i] = config->PcieRpLtrEnable[i];
129 params->PcieRpAdvancedErrorReporting[i] =
130 config->PcieRpAdvancedErrorReporting[i];
131 }
Srinidhi N Kaushikd801b1f2019-12-27 13:28:01 -0800132 /* Enable xDCI controller if enabled in devicetree and allowed */
133 dev = pcidev_on_root(PCH_DEV_SLOT_XHCI, 1);
John Zhaoad647812020-03-03 10:03:57 -0800134 if (dev) {
135 if (!xdci_can_enable())
136 dev->enabled = 0;
137 params->XdciEnable = dev->enabled;
138 } else {
139 params->XdciEnable = 0;
140 }
Srinidhi N Kaushikd801b1f2019-12-27 13:28:01 -0800141
142 /* PCH UART selection for FSP Debug */
143 params->SerialIoDebugUartNumber = CONFIG_UART_FOR_CONSOLE;
Srinidhi N Kaushik4af0adb2020-02-29 00:32:23 -0800144 ASSERT(ARRAY_SIZE(params->SerialIoUartAutoFlow) > CONFIG_UART_FOR_CONSOLE);
145 params->SerialIoUartAutoFlow[CONFIG_UART_FOR_CONSOLE] = 0;
Srinidhi N Kaushikd801b1f2019-12-27 13:28:01 -0800146
Wonkyu Kim815d96a2020-01-21 21:51:19 -0800147 /* SATA */
148 dev = pcidev_on_root(PCH_DEV_SLOT_SATA, 0);
149 if (!dev)
150 params->SataEnable = 0;
151 else {
152 params->SataEnable = dev->enabled;
153 params->SataMode = config->SataMode;
154 params->SataSalpSupport = config->SataSalpSupport;
155 memcpy(params->SataPortsEnable, config->SataPortsEnable,
156 sizeof(params->SataPortsEnable));
157 memcpy(params->SataPortsDevSlp, config->SataPortsDevSlp,
158 sizeof(params->SataPortsDevSlp));
159 }
160
Wonkyu Kimb3fa6a02020-02-27 15:54:56 -0800161 /* LAN */
162 dev = pcidev_on_root(PCH_DEV_SLOT_ESPI, 6);
163 if (!dev)
164 params->PchLanEnable = 0;
165 else
166 params->PchLanEnable = dev->enabled;
167
Srinidhi N Kaushik84888532020-03-05 00:54:02 -0800168 /* CNVi */
Srinidhi N Kaushika6bff2d2020-03-12 01:15:43 -0700169 dev = pcidev_path_on_root(PCH_DEVFN_CNVI_WIFI);
170 if (dev)
171 params->CnviMode = dev->enabled;
172 else
173 params->CnviMode = 0;
Srinidhi N Kaushik84888532020-03-05 00:54:02 -0800174
Subrata Banik1bfd56cb2020-02-24 15:14:22 +0530175 /* Legacy 8254 timer support */
176 params->Enable8254ClockGating = !CONFIG_USE_LEGACY_8254_TIMER;
177 params->Enable8254ClockGatingOnS3 = !CONFIG_USE_LEGACY_8254_TIMER;
178
Wonkyu Kim2b4ded02020-03-03 01:43:45 -0800179 /* Enable Hybrid storage auto detection */
180 params->HybridStorageMode = config->HybridStorageMode;
181
Brandon Breitenstein11637452020-02-06 14:20:57 -0800182 /* USB4/TBT */
183 for (i = 0; i < ARRAY_SIZE(params->ITbtPcieRootPortEn); i++) {
184 dev = pcidev_on_root(SA_DEV_SLOT_TBT, i);
185 if (dev)
186 params->ITbtPcieRootPortEn[i] = dev->enabled;
187 else
188 params->ITbtPcieRootPortEn[i] = 0;
189 }
190
Srinidhi N Kaushikd801b1f2019-12-27 13:28:01 -0800191 mainboard_silicon_init_params(params);
192}
193
194/* Mainboard GPIO Configuration */
195__weak void mainboard_silicon_init_params(FSP_S_CONFIG *params)
196{
197 printk(BIOS_DEBUG, "WEAK: %s/%s called\n", __FILE__, __func__);
Subrata Banik91e89c52019-11-01 18:30:01 +0530198}
199
200/* Return list of SOC LPSS controllers */
201const pci_devfn_t *soc_lpss_controllers_list(size_t *size)
202{
203 *size = ARRAY_SIZE(serial_io_dev);
204 return serial_io_dev;
205}