blob: 49a80e7177ee71501e0eb2926c7297c047f67faa [file] [log] [blame]
Mathew King2e2fc7a2020-12-08 11:33:58 -07001/* SPDX-License-Identifier: GPL-2.0-or-later */
2
Martin Rothc7204b52021-03-31 19:15:33 -06003#include <acpi/acpi.h>
4#include <acpi/acpigen.h>
Felix Held00792002024-01-26 14:41:14 +01005#include <amdblocks/acpi.h>
Raul E Rangel6fce9cd2021-04-06 15:42:51 -06006#include <amdblocks/acpimmio.h>
Mathew King00b490d2021-03-12 15:48:32 -07007#include <amdblocks/amd_pci_util.h>
Raul E Rangeld1a42b62022-08-10 15:28:15 -06008#include <amdblocks/psp.h>
Robert Ziebadd401222022-10-04 12:34:40 -06009#include <amdblocks/xhci.h>
Mathew King10dd7752021-01-26 16:08:14 -070010#include <baseboard/variants.h>
Robert Ziebadd401222022-10-04 12:34:40 -060011#include <cpu/x86/smm.h>
Mathew King2e2fc7a2020-12-08 11:33:58 -070012#include <device/device.h>
Raul E Rangeld1a42b62022-08-10 15:28:15 -060013#include <drivers/i2c/tpm/chip.h>
Martin Rothc7204b52021-03-31 19:15:33 -060014#include <gpio.h>
Mathew Kingad830232021-02-23 13:08:15 -070015#include <variant/ec.h>
Mathew King2e2fc7a2020-12-08 11:33:58 -070016
Martin Rothc7204b52021-03-31 19:15:33 -060017#define BACKLIGHT_GPIO GPIO_129
Karthikeyan Ramasubramaniand086e3d2021-10-08 17:04:10 -060018#define WWAN_AUX_RST_GPIO GPIO_18
Martin Rothc7204b52021-03-31 19:15:33 -060019#define METHOD_BACKLIGHT_ENABLE "\\_SB.BKEN"
20#define METHOD_BACKLIGHT_DISABLE "\\_SB.BKDS"
21#define METHOD_MAINBOARD_INI "\\_SB.MINI"
22#define METHOD_MAINBOARD_WAK "\\_SB.MWAK"
23#define METHOD_MAINBOARD_PTS "\\_SB.MPTS"
Karthikeyan Ramasubramaniand086e3d2021-10-08 17:04:10 -060024#define METHOD_MAINBOARD_S0X "\\_SB.MS0X"
Martin Rothc7204b52021-03-31 19:15:33 -060025
Felix Heldcf92ecf2022-10-26 00:59:13 +020026/* The IRQ mapping in fch_irq_map ends up getting written to the indirect address space that is
27 accessed via I/O ports 0xc00/0xc01. */
Mathew King00b490d2021-03-12 15:48:32 -070028
29/*
30 * This controls the device -> IRQ routing.
31 *
32 * Hardcoded IRQs:
33 * 0: timer < soc/amd/common/acpi/lpc.asl
34 * 1: i8042 - Keyboard
35 * 2: cascade
36 * 8: rtc0 <- soc/amd/common/acpi/lpc.asl
37 * 9: acpi <- soc/amd/common/acpi/lpc.asl
38 */
Felix Held067f7032022-10-25 23:30:43 +020039static const struct fch_irq_routing fch_irq_map[] = {
Raul E Rangel6d9a0ea2021-05-04 14:29:09 -060040 { PIRQ_A, 12, PIRQ_NC },
41 { PIRQ_B, 14, PIRQ_NC },
42 { PIRQ_C, 15, PIRQ_NC },
43 { PIRQ_D, 12, PIRQ_NC },
44 { PIRQ_E, 14, PIRQ_NC },
45 { PIRQ_F, 15, PIRQ_NC },
46 { PIRQ_G, 12, PIRQ_NC },
47 { PIRQ_H, 14, PIRQ_NC },
Mathew King00b490d2021-03-12 15:48:32 -070048
49 { PIRQ_SCI, ACPI_SCI_IRQ, ACPI_SCI_IRQ },
50 { PIRQ_SD, PIRQ_NC, PIRQ_NC },
51 { PIRQ_SDIO, PIRQ_NC, PIRQ_NC },
52 { PIRQ_SATA, PIRQ_NC, PIRQ_NC },
53 { PIRQ_EMMC, PIRQ_NC, PIRQ_NC },
Raul E Rangelcce7d822021-03-30 15:50:43 -060054 { PIRQ_GPIO, 11, 11 },
55 { PIRQ_I2C0, 10, 10 },
56 { PIRQ_I2C1, 7, 7 },
57 { PIRQ_I2C2, 6, 6 },
58 { PIRQ_I2C3, 5, 5 },
Mathew King00b490d2021-03-12 15:48:32 -070059 { PIRQ_UART0, 4, 4 },
60 { PIRQ_UART1, 3, 3 },
61
62 /* The MISC registers are not interrupt numbers */
63 { PIRQ_MISC, 0xfa, 0x00 },
64 { PIRQ_MISC0, 0x91, 0x00 },
65 { PIRQ_HPET_L, 0x00, 0x00 },
66 { PIRQ_HPET_H, 0x00, 0x00 },
67};
68
Felix Heldcf92ecf2022-10-26 00:59:13 +020069const struct fch_irq_routing *mb_get_fch_irq_mapping(size_t *length)
Felix Helddf14a022022-10-25 23:42:15 +020070{
71 *length = ARRAY_SIZE(fch_irq_map);
72 return fch_irq_map;
73}
74
Mathew King10dd7752021-01-26 16:08:14 -070075static void mainboard_configure_gpios(void)
76{
77 size_t base_num_gpios, override_num_gpios;
78 const struct soc_amd_gpio *base_gpios, *override_gpios;
79
Matt DeVillier2f4b31f2022-09-23 13:28:05 -050080 base_gpios = baseboard_gpio_table(&base_num_gpios);
Mathew King10dd7752021-01-26 16:08:14 -070081 override_gpios = variant_override_gpio_table(&override_num_gpios);
82
83 gpio_configure_pads_with_override(base_gpios, base_num_gpios, override_gpios,
84 override_num_gpios);
85}
86
Karthikeyan Ramasubramanianb4182982021-10-26 16:55:35 -060087void __weak variant_devtree_update(void)
88{
89}
90
Raul E Rangeld1a42b62022-08-10 15:28:15 -060091static void configure_psp_tpm_gpio(void)
92{
93 const struct device *cr50_dev = DEV_PTR(cr50);
94 struct drivers_i2c_tpm_config *cfg = config_of(cr50_dev);
95
96 psp_set_tpm_irq_gpio(cfg->irq_gpio.pins[0]);
97}
98
Mathew King2e2fc7a2020-12-08 11:33:58 -070099static void mainboard_init(void *chip_info)
100{
Mathew King10dd7752021-01-26 16:08:14 -0700101 mainboard_configure_gpios();
Mathew Kingad830232021-02-23 13:08:15 -0700102 mainboard_ec_init();
Karthikeyan Ramasubramanianb4182982021-10-26 16:55:35 -0600103 variant_devtree_update();
Raul E Rangeld1a42b62022-08-10 15:28:15 -0600104
105 /* Run this after variant_devtree_update so the IRQ is correct. */
106 configure_psp_tpm_gpio();
Mathew King2e2fc7a2020-12-08 11:33:58 -0700107}
108
Martin Rothc7204b52021-03-31 19:15:33 -0600109static void mainboard_write_blken(void)
110{
111 acpigen_write_method(METHOD_BACKLIGHT_ENABLE, 0);
112 acpigen_soc_clear_tx_gpio(BACKLIGHT_GPIO);
113 acpigen_pop_len();
114}
115
116static void mainboard_write_blkdis(void)
117{
118 acpigen_write_method(METHOD_BACKLIGHT_DISABLE, 0);
119 acpigen_soc_set_tx_gpio(BACKLIGHT_GPIO);
120 acpigen_pop_len();
121}
122
123static void mainboard_write_mini(void)
124{
125 acpigen_write_method(METHOD_MAINBOARD_INI, 0);
126 acpigen_emit_namestring(METHOD_BACKLIGHT_ENABLE);
127 acpigen_pop_len();
128}
129
130static void mainboard_write_mwak(void)
131{
132 acpigen_write_method(METHOD_MAINBOARD_WAK, 0);
133 acpigen_emit_namestring(METHOD_BACKLIGHT_ENABLE);
134 acpigen_pop_len();
135}
136
137static void mainboard_write_mpts(void)
138{
139 acpigen_write_method(METHOD_MAINBOARD_PTS, 0);
140 acpigen_emit_namestring(METHOD_BACKLIGHT_DISABLE);
141 acpigen_pop_len();
142}
143
Karthikeyan Ramasubramaniand086e3d2021-10-08 17:04:10 -0600144static void mainboard_assert_wwan_aux_reset(void)
145{
146 if (variant_has_pcie_wwan())
147 acpigen_soc_clear_tx_gpio(WWAN_AUX_RST_GPIO);
148}
149
150static void mainboard_deassert_wwan_aux_reset(void)
151{
152 if (variant_has_pcie_wwan())
153 acpigen_soc_set_tx_gpio(WWAN_AUX_RST_GPIO);
154}
155
156static void mainboard_write_ms0x(void)
157{
158 acpigen_write_method_serialized(METHOD_MAINBOARD_S0X, 1);
159 /* S0ix Entry */
160 acpigen_write_if_lequal_op_int(ARG0_OP, 1);
161 mainboard_assert_wwan_aux_reset();
162 /* S0ix Exit */
163 acpigen_write_else();
164 mainboard_deassert_wwan_aux_reset();
165 acpigen_pop_len();
166 acpigen_pop_len();
167}
168
Martin Rothc7204b52021-03-31 19:15:33 -0600169static void mainboard_fill_ssdt(const struct device *dev)
170{
171 mainboard_write_blken();
172 mainboard_write_blkdis();
173 mainboard_write_mini();
174 mainboard_write_mpts();
175 mainboard_write_mwak();
Karthikeyan Ramasubramaniand086e3d2021-10-08 17:04:10 -0600176 mainboard_write_ms0x();
Martin Rothc7204b52021-03-31 19:15:33 -0600177}
178
Mathew King2e2fc7a2020-12-08 11:33:58 -0700179static void mainboard_enable(struct device *dev)
180{
Martin Rothc7204b52021-03-31 19:15:33 -0600181 dev->ops->acpi_fill_ssdt = mainboard_fill_ssdt;
Mathew King00b490d2021-03-12 15:48:32 -0700182
Raul E Rangel6fce9cd2021-04-06 15:42:51 -0600183 /* TODO: b/184678786 - Move into espi_config */
184 /* Unmask eSPI IRQ 1 (Keyboard) */
185 pm_write32(PM_ESPI_INTR_CTRL, PM_ESPI_DEV_INTR_MASK & ~(BIT(1)));
Mathew King2e2fc7a2020-12-08 11:33:58 -0700186}
187
Robert Ziebadd401222022-10-04 12:34:40 -0600188void smm_mainboard_pci_resource_store_init(struct smm_pci_resource_info *slots, size_t size)
189{
190 soc_xhci_store_resources(slots, size);
191}
192
Mathew King2e2fc7a2020-12-08 11:33:58 -0700193struct chip_operations mainboard_ops = {
194 .init = mainboard_init,
195 .enable_dev = mainboard_enable,
Mathew King2e2fc7a2020-12-08 11:33:58 -0700196};