blob: 78bd30e00043631dcbb096bfb5423d8bc8e461e0 [file] [log] [blame]
Eric Lai50886822020-11-26 12:10:39 +08001/* SPDX-License-Identifier: GPL-2.0-or-later */
2
Tim Wawrzynczakc0d7d6b2022-02-08 13:03:25 -07003#include <acpi/acpigen.h>
Eric Laiaf92d072022-03-14 15:08:27 +08004#include <baseboard/gpio.h>
Eric Lai5e053af2020-11-26 12:58:10 +08005#include <baseboard/variants.h>
Eric Lai50886822020-11-26 12:10:39 +08006#include <device/device.h>
Tim Wawrzynczakc0d7d6b2022-02-08 13:03:25 -07007#include <drivers/tpm/cr50.h>
8#include <drivers/wwan/fm/chip.h>
Eric Lai78b6a1b2020-11-27 14:11:59 +08009#include <ec/ec.h>
Wisley Chenb8461aa2021-08-25 18:13:59 +060010#include <fw_config.h>
Tim Wawrzynczakc0d7d6b2022-02-08 13:03:25 -070011#include <security/tpm/tss.h>
12#include <soc/gpio.h>
13#include <soc/ramstage.h>
Tim Wawrzynczaka46056f2022-02-17 11:40:54 -070014#include <stdio.h>
Cliff Huang20ee22c2022-02-11 18:08:32 -080015
16WEAK_DEV_PTR(rp6_wwan);
Wisley Chenb8461aa2021-08-25 18:13:59 +060017
18static void add_fw_config_oem_string(const struct fw_config *config, void *arg)
19{
20 struct smbios_type11 *t;
21 char buffer[64];
22
23 t = (struct smbios_type11 *)arg;
24
25 snprintf(buffer, sizeof(buffer), "%s-%s", config->field_name, config->option_name);
26 t->count = smbios_add_string(t->eos, buffer);
27}
28
29static void mainboard_smbios_strings(struct device *dev, struct smbios_type11 *t)
30{
31 fw_config_for_each_found(add_fw_config_oem_string, t);
32}
Eric Lai50886822020-11-26 12:10:39 +080033
Sugnan Prabhu S061a93f2021-07-18 06:32:52 +053034void mainboard_update_soc_chip_config(struct soc_intel_alderlake_config *config)
35{
Tim Wawrzynczakc0d7d6b2022-02-08 13:03:25 -070036 int ret;
37
38 ret = tlcl_lib_init();
39 if (ret != VB2_SUCCESS) {
40 printk(BIOS_ERR, "tlcl_lib_init() failed: 0x%x\n", ret);
41 return;
42 }
43
44 if (cr50_is_long_interrupt_pulse_enabled()) {
45 printk(BIOS_INFO, "Enabling GPIO PM b/c CR50 has long IRQ pulse support\n");
46 config->gpio_override_pm = 0;
47 } else {
48 printk(BIOS_INFO, "Disabling GPIO PM b/c CR50 does not have long IRQ pulse "
49 "support\n");
50 config->gpio_override_pm = 1;
51 config->gpio_pm[COMM_0] = 0;
52 config->gpio_pm[COMM_1] = 0;
53 config->gpio_pm[COMM_2] = 0;
54 config->gpio_pm[COMM_3] = 0;
55 config->gpio_pm[COMM_4] = 0;
56 config->gpio_pm[COMM_5] = 0;
57 }
58
Sugnan Prabhu S061a93f2021-07-18 06:32:52 +053059 variant_update_soc_chip_config(config);
60}
61
Tim Wawrzynczak159520e2022-03-28 13:23:28 -060062void __weak variant_update_soc_chip_config(struct soc_intel_alderlake_config *config)
Sugnan Prabhu S061a93f2021-07-18 06:32:52 +053063{
64 /* default implementation does nothing */
65}
66
Tim Wawrzynczak159520e2022-03-28 13:23:28 -060067void __weak variant_init(void)
Tim Wawrzynczaka46056f2022-02-17 11:40:54 -070068{
69 /* default implementation does nothing */
70}
71
Eric Laia8d2cb82022-05-27 09:43:43 +080072void __weak fw_config_gpio_padbased_override(struct pad_config *padbased_table)
73{
74 /* default implementation does nothing */
75}
76
Eric Lai7aef2b12022-05-27 09:32:06 +080077void __weak variant_configure_pads(void)
Eric Lai50886822020-11-26 12:10:39 +080078{
Tim Wawrzynczak5fed1592021-06-08 14:44:56 -060079 const struct pad_config *base_pads;
80 const struct pad_config *override_pads;
81 size_t base_num, override_num;
82
83 base_pads = variant_gpio_table(&base_num);
84 override_pads = variant_gpio_override_table(&override_num);
85 gpio_configure_pads_with_override(base_pads, base_num, override_pads, override_num);
Eric Lai7aef2b12022-05-27 09:32:06 +080086}
Sumeet Pawnikar582829d2021-07-23 15:50:17 +053087
Eric Lai7aef2b12022-05-27 09:32:06 +080088static void mainboard_init(void *chip_info)
89{
90 variant_configure_pads();
Tim Wawrzynczaka46056f2022-02-17 11:40:54 -070091 variant_init();
Sumeet Pawnikar582829d2021-07-23 15:50:17 +053092 variant_devtree_update();
93}
94
95void __weak variant_devtree_update(void)
96{
97 /* Override dev tree settings per board */
Eric Lai50886822020-11-26 12:10:39 +080098}
99
Eric Lai78b6a1b2020-11-27 14:11:59 +0800100static void mainboard_dev_init(struct device *dev)
101{
102 mainboard_ec_init();
103}
104
Cliff Huang20ee22c2022-02-11 18:08:32 -0800105static void mainboard_generate_shutdown(const struct device *dev)
106{
107 const struct drivers_wwan_fm_config *config = config_of(dev);
108 const struct device *parent = dev->bus->dev;
109
110 if (!config)
111 return;
112 if (config->rtd3dev) {
113 acpigen_write_store();
114 acpigen_emit_namestring(acpi_device_path_join(parent, "RTD3._STA"));
115 acpigen_emit_byte(LOCAL0_OP);
116 acpigen_write_if_lequal_op_int(LOCAL0_OP, ONE_OP);
117 {
118 acpigen_emit_namestring(acpi_device_path_join(dev, "DPTS"));
119 acpigen_emit_byte(ARG0_OP);
120 }
121 acpigen_write_if_end();
122 } else {
123 acpigen_emit_namestring(acpi_device_path_join(dev, "DPTS"));
124 acpigen_emit_byte(ARG0_OP);
125 }
126}
127
Eric Laiaf92d072022-03-14 15:08:27 +0800128static void mainboard_generate_s0ix_hook(void)
129{
130 acpigen_write_if_lequal_op_int(ARG0_OP, 1);
131 {
132 if (CONFIG(HAVE_SLP_S0_GATE))
133 acpigen_soc_clear_tx_gpio(GPIO_SLP_S0_GATE);
134 variant_generate_s0ix_hook(S0IX_ENTRY);
135 }
136 acpigen_write_else();
137 {
138 if (CONFIG(HAVE_SLP_S0_GATE))
139 acpigen_soc_set_tx_gpio(GPIO_SLP_S0_GATE);
140 variant_generate_s0ix_hook(S0IX_EXIT);
141 }
142 acpigen_write_if_end();
143}
144
Cliff Huang20ee22c2022-02-11 18:08:32 -0800145static void mainboard_fill_ssdt(const struct device *dev)
146{
147 const struct device *wwan = DEV_PTR(rp6_wwan);
148
149 if (wwan) {
150 acpigen_write_scope("\\_SB");
151 acpigen_write_method_serialized("MPTS", 1);
152 mainboard_generate_shutdown(wwan);
153 acpigen_write_method_end(); /* Method */
154 acpigen_write_scope_end(); /* Scope */
155 }
156 /* for variant to fill additional SSDT */
157 variant_fill_ssdt(dev);
Eric Laiaf92d072022-03-14 15:08:27 +0800158
159 acpigen_write_scope("\\_SB");
160 acpigen_write_method_serialized("MS0X", 1);
161 mainboard_generate_s0ix_hook();
162 acpigen_write_method_end(); /* Method */
163 acpigen_write_scope_end(); /* Scope */
164
Cliff Huang20ee22c2022-02-11 18:08:32 -0800165}
166
167void __weak variant_fill_ssdt(const struct device *dev)
168{
169 /* Add board-specific SSDT entries */
170}
171
Reka Norman581cd672022-04-12 09:51:32 +1000172void __weak variant_generate_s0ix_hook(enum s0ix_entry entry)
Eric Laiaf92d072022-03-14 15:08:27 +0800173{
174 /* Add board-specific MS0X entries */
175 /*
176 if (s0ix_entry == S0IX_ENTRY) {
177 implement variant operations here
178 }
179 if (s0ix_entry == S0IX_EXIT) {
180 implement variant operations here
181 }
182 */
183}
184
Eric Lai50886822020-11-26 12:10:39 +0800185static void mainboard_enable(struct device *dev)
186{
Eric Lai78b6a1b2020-11-27 14:11:59 +0800187 dev->ops->init = mainboard_dev_init;
Wisley Chenb8461aa2021-08-25 18:13:59 +0600188 dev->ops->get_smbios_strings = mainboard_smbios_strings;
Cliff Huang20ee22c2022-02-11 18:08:32 -0800189 dev->ops->acpi_fill_ssdt = mainboard_fill_ssdt;
Eric Lai50886822020-11-26 12:10:39 +0800190}
191
Tim Wawrzynczaka46056f2022-02-17 11:40:54 -0700192
193void __weak variant_finalize(void)
194{
195}
196
197static void mainboard_final(void *chip_info)
198{
199 variant_finalize();
200}
201
Eric Lai50886822020-11-26 12:10:39 +0800202struct chip_operations mainboard_ops = {
203 .init = mainboard_init,
204 .enable_dev = mainboard_enable,
Tim Wawrzynczaka46056f2022-02-17 11:40:54 -0700205 .final = mainboard_final,
Eric Lai50886822020-11-26 12:10:39 +0800206};