blob: 8939957690aa537d1c6ed4b77e921b92cbb5ed59 [file] [log] [blame]
Rudolf Marek133647a2010-04-05 19:47:34 +00001/*
2 * This file is part of the coreboot project.
3 *
4 * Copyright (C) 2010 Advanced Micro Devices, Inc.
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License as published by
8 * the Free Software Foundation; version 2 of the License.
9 *
10 * This program is distributed in the hope that it will be useful,
11 * but WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
14 *
15 * You should have received a copy of the GNU General Public License
16 * along with this program; if not, write to the Free Software
17 * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
18 */
19
20#include <console/console.h>
21#include <device/device.h>
22#include <device/pci.h>
23#include <arch/io.h>
Rudolf Marek133647a2010-04-05 19:47:34 +000024#include <cpu/x86/msr.h>
25#include <cpu/amd/mtrr.h>
26#include <device/pci_def.h>
efdesign9800c8c4a2011-07-20 12:37:58 -060027#include "southbridge/amd/sb700/sb700.h"
28#include "southbridge/amd/sb700/smbus.h"
Rudolf Marek133647a2010-04-05 19:47:34 +000029
Rudolf Marek133647a2010-04-05 19:47:34 +000030void set_pcie_dereset(void);
31void set_pcie_reset(void);
Wang Qing Pei543f7672010-08-17 11:11:09 +000032u8 is_dev3_present(void);
Rudolf Marek837403d2011-02-26 19:46:08 +000033
34static void pcie_rst_toggle(u8 val) {
35 u8 byte;
36
37 byte = pm_ioread(0x8d);
38 byte &= ~(3 << 1);
39 pm_iowrite(0x8d, byte);
40
41 byte = pm_ioread(0x94);
42 /* Output enable */
43 byte &= ~(3 << 2);
44 /* Toggle GPM8, GPM9 */
45 byte &= ~(3 << 0);
46 byte |= val;
47 pm_iowrite(0x94, byte);
48}
49
Rudolf Marek133647a2010-04-05 19:47:34 +000050void set_pcie_dereset()
51{
Rudolf Marek837403d2011-02-26 19:46:08 +000052 pcie_rst_toggle(0x3);
Rudolf Marek133647a2010-04-05 19:47:34 +000053}
54
55void set_pcie_reset()
56{
Rudolf Marek837403d2011-02-26 19:46:08 +000057 pcie_rst_toggle(0x0);
Rudolf Marek133647a2010-04-05 19:47:34 +000058}
59
60#if 0 /* not tested yet */
61/********************************************************
62* mahogany uses SB700 GPIO9 to detect IDE_DMA66.
63* IDE_DMA66 is routed to GPIO 9. So we read Gpio 9 to
64* get the cable type, 40 pin or 80 pin?
65********************************************************/
66static void get_ide_dma66(void)
67{
68 u8 byte;
69 /*u32 sm_dev, ide_dev; */
70 device_t sm_dev, ide_dev;
71
72 sm_dev = dev_find_slot(0, PCI_DEVFN(0x14, 0));
73
74 byte = pci_read_config8(sm_dev, 0xA9);
75 byte |= (1 << 5); /* Set Gpio9 as input */
76 pci_write_config8(sm_dev, 0xA9, byte);
77
78 ide_dev = dev_find_slot(0, PCI_DEVFN(0x14, 1));
79 byte = pci_read_config8(ide_dev, 0x56);
80 byte &= ~(7 << 0);
81 if ((1 << 5) & pci_read_config8(sm_dev, 0xAA))
82 byte |= 2 << 0; /* mode 2 */
83 else
84 byte |= 5 << 0; /* mode 5 */
85 pci_write_config8(ide_dev, 0x56, byte);
86}
87#endif /* get_ide_dma66 */
88
Wang Qing Pei543f7672010-08-17 11:11:09 +000089u8 is_dev3_present(void)
90{
91 return 0;
92}
93
Rudolf Marek133647a2010-04-05 19:47:34 +000094/*************************************************
95* enable the dedicated function in mahogany board.
96* This function called early than rs780_enable.
97*************************************************/
Paul Menzel528640d2013-02-23 21:31:23 +010098static void mainboard_enable(device_t dev)
Rudolf Marek133647a2010-04-05 19:47:34 +000099{
Rudolf Marekc7d27732010-08-17 21:03:17 +0000100 printk(BIOS_INFO, "Mainboard 939A785GMH/128M Enable. dev=0x%p\n", dev);
Rudolf Marek133647a2010-04-05 19:47:34 +0000101
Rudolf Marek133647a2010-04-05 19:47:34 +0000102 set_pcie_dereset();
103 /* get_ide_dma66(); */
104}
105
Rudolf Marek133647a2010-04-05 19:47:34 +0000106struct chip_operations mainboard_ops = {
Paul Menzel528640d2013-02-23 21:31:23 +0100107 .enable_dev = mainboard_enable,
Rudolf Marek133647a2010-04-05 19:47:34 +0000108};
Rudolf Marek7df50a82010-09-22 22:46:47 +0000109
110/* override the default SATA PHY setup */
Zheng Baoc3422232011-03-28 03:33:10 +0000111void sb7xx_51xx_setup_sata_phys(struct device *dev) {
Rudolf Marek7df50a82010-09-22 22:46:47 +0000112 /* RPR7.6.1 Program the PHY Global Control to 0x2C00 */
113 pci_write_config16(dev, 0x86, 0x2c00);
114
115 /* RPR7.6.2 SATA GENI PHY ports setting */
116 pci_write_config32(dev, 0x88, 0x01B48016);
117 pci_write_config32(dev, 0x8c, 0x01B48016);
118 pci_write_config32(dev, 0x90, 0x01B48016);
119 pci_write_config32(dev, 0x94, 0x01B48016);
120 pci_write_config32(dev, 0x98, 0x01B48016);
121 pci_write_config32(dev, 0x9C, 0x01B48016);
122
123 /* RPR7.6.3 SATA GEN II PHY port setting for port [0~5]. */
124 pci_write_config16(dev, 0xA0, 0xA07A);
125 pci_write_config16(dev, 0xA2, 0xA07A);
126 pci_write_config16(dev, 0xA4, 0xA07A);
127 pci_write_config16(dev, 0xA6, 0xA07A);
128 pci_write_config16(dev, 0xA8, 0xA07A);
129 pci_write_config16(dev, 0xAA, 0xA0FF);
130}