blob: 048b428521e1e914d08a7f1614c24b388de9c630 [file] [log] [blame]
Felix Held2421de62021-03-26 01:13:53 +01001/* SPDX-License-Identifier: GPL-2.0-only */
2
3#include <amdblocks/apob_cache.h>
Felix Held1ed5a632021-05-04 21:51:43 +02004#include <amdblocks/ioapic.h>
Felix Held2421de62021-03-26 01:13:53 +01005#include <amdblocks/memmap.h>
Matt Papageorgeea0f2252021-03-30 11:41:22 -05006#include <assert.h>
Felix Held2421de62021-03-26 01:13:53 +01007#include <console/uart.h>
Felix Heldd0b51642021-04-08 22:25:19 +02008#include <device/device.h>
Felix Held2421de62021-03-26 01:13:53 +01009#include <fsp/api.h>
Matt Papageorgeea0f2252021-03-30 11:41:22 -050010#include <soc/platform_descriptors.h>
Karthikeyan Ramasubramaniancdbedb62021-05-10 17:02:58 -060011#include <soc/pci_devs.h>
Matt Papageorgeea0f2252021-03-30 11:41:22 -050012#include <string.h>
13#include <types.h>
Felix Heldd0b51642021-04-08 22:25:19 +020014#include "chip.h"
Matt Papageorgeea0f2252021-03-30 11:41:22 -050015
Martin Roth9d9dae12021-05-12 13:03:21 -060016__weak void mb_pre_fspm(void)
17{
18}
19
Matt Papageorgeea0f2252021-03-30 11:41:22 -050020static void fill_dxio_descriptors(FSP_M_CONFIG *mcfg,
21 const fsp_dxio_descriptor *descs, size_t num)
22{
23 size_t i;
24
25 ASSERT_MSG(num <= FSPM_UPD_DXIO_DESCRIPTOR_COUNT,
26 "Too many DXIO descriptors provided.");
27
28 for (i = 0; i < num; i++) {
29 memcpy(mcfg->dxio_descriptor[i], &descs[i], sizeof(mcfg->dxio_descriptor[0]));
30 }
31}
32
33static void fill_ddi_descriptors(FSP_M_CONFIG *mcfg,
34 const fsp_ddi_descriptor *descs, size_t num)
35{
36 size_t i;
37
38 ASSERT_MSG(num <= FSPM_UPD_DDI_DESCRIPTOR_COUNT,
39 "Too many DDI descriptors provided.");
40
41 for (i = 0; i < num; i++) {
42 memcpy(&mcfg->ddi_descriptor[i], &descs[i], sizeof(mcfg->ddi_descriptor[0]));
43 }
44}
45
46static void fsp_fill_pcie_ddi_descriptors(FSP_M_CONFIG *mcfg)
47{
48 const fsp_dxio_descriptor *fsp_dxio;
49 const fsp_ddi_descriptor *fsp_ddi;
50 size_t num_dxio;
51 size_t num_ddi;
52
53 mainboard_get_dxio_ddi_descriptors(&fsp_dxio, &num_dxio,
54 &fsp_ddi, &num_ddi);
55 fill_dxio_descriptors(mcfg, fsp_dxio, num_dxio);
56 fill_ddi_descriptors(mcfg, fsp_ddi, num_ddi);
57}
Felix Held2421de62021-03-26 01:13:53 +010058
Felix Held1ed5a632021-05-04 21:51:43 +020059static void fsp_assign_ioapic_upds(FSP_M_CONFIG *mcfg)
60{
61 mcfg->gnb_ioapic_base = GNB_IO_APIC_ADDR;
62 mcfg->gnb_ioapic_id = GNB_IOAPIC_ID;
63 mcfg->fch_ioapic_id = FCH_IOAPIC_ID;
64}
65
Felix Held2421de62021-03-26 01:13:53 +010066void platform_fsp_memory_init_params_cb(FSPM_UPD *mupd, uint32_t version)
67{
68 FSP_M_CONFIG *mcfg = &mupd->FspmConfig;
Felix Heldd0b51642021-04-08 22:25:19 +020069 const struct soc_amd_cezanne_config *config = config_of_soc();
Felix Held2421de62021-03-26 01:13:53 +010070
71 mupd->FspmArchUpd.NvsBufferPtr = (uintptr_t)soc_fill_apob_cache();
72
Shelley Chen4e9bb332021-10-20 15:43:45 -070073 mcfg->pci_express_base_addr = CONFIG_ECAM_MMCONF_BASE_ADDRESS;
Felix Held2421de62021-03-26 01:13:53 +010074 mcfg->tseg_size = CONFIG_SMM_TSEG_SIZE;
Felix Held2421de62021-03-26 01:13:53 +010075 mcfg->serial_port_base = uart_platform_base(CONFIG_UART_FOR_CONSOLE);
76 mcfg->serial_port_use_mmio = CONFIG(DRIVERS_UART_8250MEM);
Felix Held2421de62021-03-26 01:13:53 +010077 mcfg->serial_port_baudrate = get_uart_baudrate();
78 mcfg->serial_port_refclk = uart_platform_refclk();
Matt Papageorgeea0f2252021-03-30 11:41:22 -050079
Felix Heldd0b51642021-04-08 22:25:19 +020080 /* 0 is default */
81 mcfg->ccx_down_core_mode = config->downcore_mode;
82 mcfg->ccx_disable_smt = config->disable_smt;
83
Felix Heldd3be9ba2021-04-19 21:40:35 +020084 /* when stt_control isn't 1, FSP will ignore the other stt values */
85 mcfg->stt_control = config->stt_control;
86 mcfg->stt_pcb_sensor_count = config->stt_pcb_sensor_count;
87 mcfg->stt_min_limit = config->stt_min_limit;
88 mcfg->stt_m1 = config->stt_m1;
89 mcfg->stt_m2 = config->stt_m2;
90 mcfg->stt_m3 = config->stt_m3;
91 mcfg->stt_m4 = config->stt_m4;
92 mcfg->stt_m5 = config->stt_m5;
93 mcfg->stt_m6 = config->stt_m6;
94 mcfg->stt_c_apu = config->stt_c_apu;
95 mcfg->stt_c_gpu = config->stt_c_gpu;
96 mcfg->stt_c_hs2 = config->stt_c_hs2;
97 mcfg->stt_alpha_apu = config->stt_alpha_apu;
98 mcfg->stt_alpha_gpu = config->stt_alpha_gpu;
99 mcfg->stt_alpha_hs2 = config->stt_alpha_hs2;
100 mcfg->stt_skin_temp_apu = config->stt_skin_temp_apu;
101 mcfg->stt_skin_temp_gpu = config->stt_skin_temp_gpu;
102 mcfg->stt_skin_temp_hs2 = config->stt_skin_temp_hs2;
103 mcfg->stt_error_coeff = config->stt_error_coeff;
104 mcfg->stt_error_rate_coefficient = config->stt_error_rate_coefficient;
105
106 /* all following fields being 0 is a valid config */
107 mcfg->stapm_boost = config->stapm_boost;
Martin Roth9c176652021-04-23 12:24:35 -0600108 mcfg->stapm_time_constant = config->stapm_time_constant_s;
Felix Heldd3be9ba2021-04-19 21:40:35 +0200109 mcfg->apu_only_sppt_limit = config->apu_only_sppt_limit;
Martin Roth9c176652021-04-23 12:24:35 -0600110 mcfg->sustained_power_limit = config->sustained_power_limit_mW;
111 mcfg->fast_ppt_limit = config->fast_ppt_limit_mW;
112 mcfg->slow_ppt_limit = config->slow_ppt_limit_mW;
Martin Roth029d9972021-04-23 12:22:59 -0600113 mcfg->slow_ppt_time_constant = config->slow_ppt_time_constant_s;
114 mcfg->thermctl_limit = config->thermctl_limit_degreeC;
Felix Heldd3be9ba2021-04-19 21:40:35 +0200115
116 /* 0 is default */
117 mcfg->smartshift_enable = config->smartshift_enable;
118
119 /* 0 is default */
120 mcfg->system_configuration = config->system_configuration;
121
122 /* when cppc_ctrl is 0 the other values won't be used */
123 mcfg->cppc_ctrl = config->cppc_ctrl;
124 mcfg->cppc_perf_limit_max_range = config->cppc_perf_limit_max_range;
125 mcfg->cppc_perf_limit_min_range = config->cppc_perf_limit_min_range;
126 mcfg->cppc_epp_max_range = config->cppc_epp_max_range;
127 mcfg->cppc_epp_min_range = config->cppc_epp_min_range;
128 mcfg->cppc_preferred_cores = config->cppc_preferred_cores;
129
Karthikeyan Ramasubramanian5ad85d92021-04-22 16:59:08 -0600130 /* S0i3 enable */
131 mcfg->s0i3_enable = config->s0ix_enable;
Jason Glenesk0834d862021-08-03 03:39:36 -0700132 mcfg->iommu_support = is_devfn_enabled(IOMMU_DEVFN);
Karthikeyan Ramasubramanian5ad85d92021-04-22 16:59:08 -0600133
Chris Wang06793922021-04-29 00:11:01 +0800134 /* voltage regulator telemetry settings */
135 mcfg->telemetry_vddcrvddfull_scale_current =
136 config->telemetry_vddcrvddfull_scale_current_mA;
137 mcfg->telemetry_vddcrvddoffset =
138 config->telemetry_vddcrvddoffset;
139 mcfg->telemetry_vddcrsocfull_scale_current =
140 config->telemetry_vddcrsocfull_scale_current_mA;
141 mcfg->telemetry_vddcrsocOffset =
142 config->telemetry_vddcrsocoffset;
143
Felix Held9a24c3f2021-05-25 20:45:08 +0200144 /* PCIe power vs. speed */
145 mcfg->pspp_policy = config->pspp_policy;
146
Felix Helda0b25102021-09-20 15:09:05 +0200147 mcfg->enable_nb_azalia = is_dev_enabled(DEV_PTR(gfx_hda));
148 mcfg->hda_enable = is_dev_enabled(DEV_PTR(hda));
149 mcfg->sata_enable = is_dev_enabled(DEV_PTR(sata_0)) || is_dev_enabled(DEV_PTR(sata_1));
Karthikeyan Ramasubramaniancdbedb62021-05-10 17:02:58 -0600150
Julian Schroeder46719832021-09-07 14:54:19 -0500151 if (config->usb_phy_custom) {
Julian Schroederd2f33082021-05-11 10:44:13 -0500152 mcfg->usb_phy = (struct usb_phy_config *)&config->usb_phy;
Julian Schroeder46719832021-09-07 14:54:19 -0500153 mcfg->usb_phy->Version_Major = 0xd;
154 mcfg->usb_phy->Version_Minor = 0x6;
155 mcfg->usb_phy->TableLength = 100;
156 }
Julian Schroederd2f33082021-05-11 10:44:13 -0500157 else
158 mcfg->usb_phy = NULL;
159
Matt Papageorgeea0f2252021-03-30 11:41:22 -0500160 fsp_fill_pcie_ddi_descriptors(mcfg);
Felix Held1ed5a632021-05-04 21:51:43 +0200161 fsp_assign_ioapic_upds(mcfg);
Martin Roth9d9dae12021-05-12 13:03:21 -0600162 mb_pre_fspm();
Felix Held2421de62021-03-26 01:13:53 +0100163}